|
12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795 |
- /*******************************************************************************
- Copyright (c) 2015, The OpenBLAS Project
- All rights reserved.
- Redistribution and use in source and binary forms, with or without
- modification, are permitted provided that the following conditions are
- met:
- 1. Redistributions of source code must retain the above copyright
- notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright
- notice, this list of conditions and the following disclaimer in
- the documentation and/or other materials provided with the
- distribution.
- 3. Neither the name of the OpenBLAS project nor the names of
- its contributors may be used to endorse or promote products
- derived from this software without specific prior written permission.
- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
- AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
- IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
- ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
- LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
- DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
- SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
- CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
- OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
- USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *******************************************************************************/
-
- #define ASSEMBLER
- #include "common.h"
-
- /* X0 X1 X2 s0 X3 x4 x5 x6 x7 */
- /*int CNAME(BLASLONG bm,BLASLONG bn,BLASLONG bk,FLOAT alpha,FLOAT* ba,FLOAT* bb,FLOAT* C,BLASLONG ldc, BLASLONG offset) */
-
- #define origM x0
- #define origN x1
- #define origK x2
- #define origPA x3
- #define origPB x4
- #define pC x5
- #define LDC x6
- #define offset x7
- #define counterL x8
- #define counterI x9
- #define counterJ x10
- #define pB x11
- #define pCRow0 x12
- #define pCRow1 x13
- #define pCRow2 x14
- #define pA x15
- #define temp x16
- #define tempOffset x17
- #define tempK x18
-
- #define alpha0 s10
- #define alphaV0 v10.s[0]
- #define alpha1 s11
- #define alphaV1 v11.s[0]
- #define alpha2 s14
- #define alphaV2 v14.s[0]
- #define alpha3 s15
- #define alphaV3 v15.s[0]
-
- // 00 origM
- // 01 origN
- // 02 origK
- // 03 origPA
- // 04 origPB
- // 05 pC
- // 06 origLDC -> LDC
- // 07 offset
- // 08 counterL
- // 09 counterI
- // 10 counterJ
- // 11 pB
- // 12 pCRow0
- // 13 pCRow1
- // 14 pCRow2
- // 15 pA
- // 16 temp
- // 17 tempOffset
- // 18 must save tempK
- // 19 must save
- // 20 must save
- // 21 must save
- // 22 must save
- // 23 must save
- // 24 must save
- // 25 must save
- // 26 must save
- // 27 must save
- // 28 must save
- // 29 frame
- // 30 link
- // 31 sp
-
- //v00 ALPHA -> pA0_0, pA0_1, pA0_2, pA0_3
- //v01 pA0_4, pA0_5, pA0_6, pA0_7
- //v02 pA1_0, pA1_1, pA1_2, pA1_3
- //v03 pA1_4, pA1_5, pA1_6, pA1_7
- //v04 pB0_0, pB0_1, pB0_2, pB0_3
- //v05 pB0_4, pB0_5, pB0_6, pB0_7
- //v06 pB1_0, pB1_1, pB1_2, pB1_3
- //v07 pB1_4, pB1_5, pB1_6, pB1_7
- //v08 must save
- //v09 must save
- //v10 must save ALPHA0
- //v11 must save ALPHA1
- //v12 must save
- //v13 must save
- //v14 must save ALPHA2
- //v15 must save ALPHA3
- //v16 must save C00, C01, C02, C03
- //v17 must save C04, C05, C06, C07
- //v18 C08, C09, C10, C11
- //v19 C12, C13, C14, C15
- //v20 C16, C17, C18, C19
- //v21 C20, C21, C22, C23
- //v22 C24, C25, C26, C27
- //v23 C28, C29, C30, C31
- //v24 C32, C33, C34, C35
- //v25 C36, C37, C38, C39
- //v26 C40, C41, C42, C43
- //v27 C44, C45, C46, C47
- //v28 C48, C49, C50, C51
- //v29 C52, C53, C54, C55
- //v30 C56, C57, C58, C59
- //v31 C60, C61, C62, C63
-
- /*******************************************************************************
- * Macro definitions
- *******************************************************************************/
-
- .macro INIT8x8
- fmov s16, wzr
- fmov s17, wzr
- fmov s18, s16
- fmov s19, s17
- fmov s20, wzr
- fmov s21, s16
- fmov s22, s17
- fmov s23, s18
- fmov s24, wzr
- fmov s25, s16
- fmov s26, s17
- fmov s27, s18
- fmov s28, wzr
- fmov s29, s16
- fmov s30, s17
- fmov s31, s18
- .endm
-
- .macro KERNEL8x8_I
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmul v16.4s, v0.4s, v4.s[0]
- fmul v17.4s, v1.4s, v4.s[0]
- fmul v18.4s, v0.4s, v4.s[1]
- fmul v19.4s, v1.4s, v4.s[1]
- fmul v20.4s, v0.4s, v4.s[2]
- fmul v21.4s, v1.4s, v4.s[2]
- fmul v22.4s, v0.4s, v4.s[3]
- fmul v23.4s, v1.4s, v4.s[3]
- fmul v24.4s, v0.4s, v5.s[0]
- fmul v25.4s, v1.4s, v5.s[0]
- fmul v26.4s, v0.4s, v5.s[1]
- fmul v27.4s, v1.4s, v5.s[1]
- fmul v28.4s, v0.4s, v5.s[2]
- fmul v29.4s, v1.4s, v5.s[2]
- fmul v30.4s, v0.4s, v5.s[3]
- fmul v31.4s, v1.4s, v5.s[3]
-
- ld1 {v6.4s}, [pB]
- add pB, pB, #16
- ld1 {v7.4s}, [pB]
- add pB, pB, #16
- ld1 {v2.4s}, [pA]
- add pA, pA, #16
- ld1 {v3.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x8_M1
- fmla v16.4s, v0.4s, v4.s[0]
- fmla v17.4s, v1.4s, v4.s[0]
- fmla v18.4s, v0.4s, v4.s[1]
- fmla v19.4s, v1.4s, v4.s[1]
- fmla v20.4s, v0.4s, v4.s[2]
- fmla v21.4s, v1.4s, v4.s[2]
- fmla v22.4s, v0.4s, v4.s[3]
- fmla v23.4s, v1.4s, v4.s[3]
- fmla v24.4s, v0.4s, v5.s[0]
- fmla v25.4s, v1.4s, v5.s[0]
- fmla v26.4s, v0.4s, v5.s[1]
- fmla v27.4s, v1.4s, v5.s[1]
- fmla v28.4s, v0.4s, v5.s[2]
- fmla v29.4s, v1.4s, v5.s[2]
- fmla v30.4s, v0.4s, v5.s[3]
- fmla v31.4s, v1.4s, v5.s[3]
-
- ld1 {v6.4s}, [pB]
- add pB, pB, #16
- ld1 {v7.4s}, [pB]
- add pB, pB, #16
- ld1 {v2.4s}, [pA]
- add pA, pA, #16
- ld1 {v3.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x8_M2
- fmla v16.4s, v2.4s, v6.s[0]
- fmla v17.4s, v3.4s, v6.s[0]
- fmla v18.4s, v2.4s, v6.s[1]
- fmla v19.4s, v3.4s, v6.s[1]
- fmla v20.4s, v2.4s, v6.s[2]
- fmla v21.4s, v3.4s, v6.s[2]
- fmla v22.4s, v2.4s, v6.s[3]
- fmla v23.4s, v3.4s, v6.s[3]
- fmla v24.4s, v2.4s, v7.s[0]
- fmla v25.4s, v3.4s, v7.s[0]
- fmla v26.4s, v2.4s, v7.s[1]
- fmla v27.4s, v3.4s, v7.s[1]
- fmla v28.4s, v2.4s, v7.s[2]
- fmla v29.4s, v3.4s, v7.s[2]
- fmla v30.4s, v2.4s, v7.s[3]
- fmla v31.4s, v3.4s, v7.s[3]
-
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x8_E
- fmla v16.4s, v2.4s, v6.s[0]
- fmla v17.4s, v3.4s, v6.s[0]
- fmla v18.4s, v2.4s, v6.s[1]
- fmla v19.4s, v3.4s, v6.s[1]
- fmla v20.4s, v2.4s, v6.s[2]
- fmla v21.4s, v3.4s, v6.s[2]
- fmla v22.4s, v2.4s, v6.s[3]
- fmla v23.4s, v3.4s, v6.s[3]
- fmla v24.4s, v2.4s, v7.s[0]
- fmla v25.4s, v3.4s, v7.s[0]
- fmla v26.4s, v2.4s, v7.s[1]
- fmla v27.4s, v3.4s, v7.s[1]
- fmla v28.4s, v2.4s, v7.s[2]
- fmla v29.4s, v3.4s, v7.s[2]
- fmla v30.4s, v2.4s, v7.s[3]
- fmla v31.4s, v3.4s, v7.s[3]
- .endm
-
- .macro KERNEL8x8_SUB
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmla v16.4s, v0.4s, v4.s[0]
- fmla v17.4s, v1.4s, v4.s[0]
- fmla v18.4s, v0.4s, v4.s[1]
- fmla v19.4s, v1.4s, v4.s[1]
- fmla v20.4s, v0.4s, v4.s[2]
- fmla v21.4s, v1.4s, v4.s[2]
- fmla v22.4s, v0.4s, v4.s[3]
- fmla v23.4s, v1.4s, v4.s[3]
- fmla v24.4s, v0.4s, v5.s[0]
- fmla v25.4s, v1.4s, v5.s[0]
- fmla v26.4s, v0.4s, v5.s[1]
- fmla v27.4s, v1.4s, v5.s[1]
- fmla v28.4s, v0.4s, v5.s[2]
- fmla v29.4s, v1.4s, v5.s[2]
- fmla v30.4s, v0.4s, v5.s[3]
- fmla v31.4s, v1.4s, v5.s[3]
- .endm
-
- .macro SAVE8x8
- add pCRow1, pCRow0, LDC
-
- fmul v0.4s, v16.4s, alphaV0
- fmul v1.4s, v17.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
- fmul v2.4s, v18.4s, alphaV2
- fmul v3.4s, v19.4s, alphaV3
- st1 {v2.4s, v3.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
- fmul v4.4s, v20.4s, alphaV0
- fmul v5.4s, v21.4s, alphaV1
- st1 {v4.4s, v5.4s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
- fmul v6.4s, v22.4s, alphaV2
- fmul v7.4s, v23.4s, alphaV3
- st1 {v6.4s, v7.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
- fmul v0.4s, v24.4s, alphaV0
- fmul v1.4s, v25.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
- fmul v2.4s, v26.4s, alphaV2
- fmul v3.4s, v27.4s, alphaV3
- st1 {v2.4s, v3.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
- fmul v4.4s, v28.4s, alphaV0
- fmul v5.4s, v29.4s, alphaV1
- st1 {v4.4s, v5.4s}, [pCRow2]
-
- fmul v6.4s, v30.4s, alphaV2
- fmul v7.4s, v31.4s, alphaV3
- st1 {v6.4s, v7.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
-
- .macro INIT4x8
- fmov s16, wzr
- fmov s18, wzr
- fmov s20, wzr
- fmov s22, s16
- fmov s24, wzr
- fmov s26, s16
- fmov s28, s18
- fmov s30, s20
- .endm
-
- .macro KERNEL4x8_I
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
-
- fmul v16.4s, v0.4s, v4.s[0]
- fmul v18.4s, v0.4s, v4.s[1]
- fmul v20.4s, v0.4s, v4.s[2]
- fmul v22.4s, v0.4s, v4.s[3]
- fmul v24.4s, v0.4s, v5.s[0]
- fmul v26.4s, v0.4s, v5.s[1]
- fmul v28.4s, v0.4s, v5.s[2]
- fmul v30.4s, v0.4s, v5.s[3]
-
- ld1 {v6.4s}, [pB]
- add pB, pB, #16
- ld1 {v7.4s}, [pB]
- add pB, pB, #16
- ld1 {v2.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL4x8_M1
- fmla v16.4s, v0.4s, v4.s[0]
- fmla v18.4s, v0.4s, v4.s[1]
- fmla v20.4s, v0.4s, v4.s[2]
- fmla v22.4s, v0.4s, v4.s[3]
- fmla v24.4s, v0.4s, v5.s[0]
- fmla v26.4s, v0.4s, v5.s[1]
- fmla v28.4s, v0.4s, v5.s[2]
- fmla v30.4s, v0.4s, v5.s[3]
-
- ld1 {v6.4s}, [pB]
- add pB, pB, #16
- ld1 {v7.4s}, [pB]
- add pB, pB, #16
- ld1 {v2.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL4x8_M2
- fmla v16.4s, v2.4s, v6.s[0]
- fmla v18.4s, v2.4s, v6.s[1]
- fmla v20.4s, v2.4s, v6.s[2]
- fmla v22.4s, v2.4s, v6.s[3]
- fmla v24.4s, v2.4s, v7.s[0]
- fmla v26.4s, v2.4s, v7.s[1]
- fmla v28.4s, v2.4s, v7.s[2]
- fmla v30.4s, v2.4s, v7.s[3]
-
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL4x8_E
- fmla v16.4s, v2.4s, v6.s[0]
- fmla v18.4s, v2.4s, v6.s[1]
- fmla v20.4s, v2.4s, v6.s[2]
- fmla v22.4s, v2.4s, v6.s[3]
- fmla v24.4s, v2.4s, v7.s[0]
- fmla v26.4s, v2.4s, v7.s[1]
- fmla v28.4s, v2.4s, v7.s[2]
- fmla v30.4s, v2.4s, v7.s[3]
- .endm
-
- .macro KERNEL4x8_SUB
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
-
- fmla v16.4s, v0.4s, v4.s[0]
- fmla v18.4s, v0.4s, v4.s[1]
- fmla v20.4s, v0.4s, v4.s[2]
- fmla v22.4s, v0.4s, v4.s[3]
- fmla v24.4s, v0.4s, v5.s[0]
- fmla v26.4s, v0.4s, v5.s[1]
- fmla v28.4s, v0.4s, v5.s[2]
- fmla v30.4s, v0.4s, v5.s[3]
- .endm
-
- .macro SAVE4x8
- add pCRow1, pCRow0, LDC
-
-
- fmul v0.4s, v16.4s, alphaV0
- st1 {v0.4s}, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v2.4s, v18.4s, alphaV2
- st1 {v2.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v4.4s, v20.4s, alphaV0
- st1 {v4.4s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v6.4s, v22.4s, alphaV2
- st1 {v6.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v0.4s, v24.4s, alphaV0
- st1 {v0.4s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v2.4s, v26.4s, alphaV2
- st1 {v2.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v4.4s, v28.4s, alphaV0
- st1 {v4.4s}, [pCRow2]
-
-
- fmul v6.4s, v30.4s, alphaV2
- st1 {v6.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x8
- fmov s16, wzr
- fmov s18, wzr
- fmov s20, wzr
- fmov s22, s16
- fmov s24, wzr
- fmov s26, s16
- fmov s28, s18
- fmov s30, s20
- .endm
-
- .macro KERNEL2x8_SUB
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ld1 {v0.2s}, [pA]
- add pA, pA, #8
-
- fmla v16.2s, v0.2s, v4.s[0]
- fmla v18.2s, v0.2s, v4.s[1]
- fmla v20.2s, v0.2s, v4.s[2]
- fmla v22.2s, v0.2s, v4.s[3]
- fmla v24.2s, v0.2s, v5.s[0]
- fmla v26.2s, v0.2s, v5.s[1]
- fmla v28.2s, v0.2s, v5.s[2]
- fmla v30.2s, v0.2s, v5.s[3]
- .endm
-
- .macro SAVE2x8
- add pCRow1, pCRow0, LDC
-
-
- fmul v0.2s, v16.2s, alphaV0
- st1 {v0.2s}, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v2.2s, v18.2s, alphaV2
- st1 {v2.2s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v4.2s, v20.2s, alphaV0
- st1 {v4.2s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v6.2s, v22.2s, alphaV2
- st1 {v6.2s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v0.2s, v24.2s, alphaV0
- st1 {v0.2s}, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v2.2s, v26.2s, alphaV2
- st1 {v2.2s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v4.2s, v28.2s, alphaV0
- st1 {v4.2s}, [pCRow2]
-
-
- fmul v6.2s, v30.2s, alphaV2
- st1 {v6.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x8
- fmov s16, wzr
- fmov s18, wzr
- fmov s20, wzr
- fmov s22, s16
- fmov s24, wzr
- fmov s26, s16
- fmov s28, s18
- fmov s30, s20
- .endm
-
- .macro KERNEL1x8_SUB
- ld1 {v4.4s}, [pB]
- add pB, pB, #16
- ld1 {v5.4s}, [pB]
- add pB, pB, #16
- ldr s0, [pA]
- add pA, pA, #4
-
- fmla s16, s0, v4.s[0]
- fmla s18, s0, v4.s[1]
- fmla s20, s0, v4.s[2]
- fmla s22, s0, v4.s[3]
- fmla s24, s0, v5.s[0]
- fmla s26, s0, v5.s[1]
- fmla s28, s0, v5.s[2]
- fmla s30, s0, v5.s[3]
- .endm
-
- .macro SAVE1x8
- add pCRow1, pCRow0, LDC
-
-
- fmul s0, s16, alphaV0
- str s0, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul s2, s18, alphaV2
- str s2, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul s4, s20, alphaV0
- str s4, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul s6, s22, alphaV2
- str s6, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul s0, s24, alphaV0
- str s0, [pCRow2]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul s2, s26, alphaV2
- str s2, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul s4, s28, alphaV0
- str s4, [pCRow2]
-
-
- fmul s6, s30, alphaV2
- str s6, [pCRow1]
-
- add pCRow0, pCRow0, #4
- .endm
-
- /******************************************************************************/
-
- .macro INIT8x4
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, wzr
- fmov s21, s16
- fmov s24, wzr
- fmov s25, s16
- fmov s28, wzr
- fmov s29, s16
- .endm
-
- .macro KERNEL8x4_I
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmul v16.4s, v0.4s, v8.s[0]
- fmul v17.4s, v1.4s, v8.s[0]
- fmul v20.4s, v0.4s, v8.s[1]
- fmul v21.4s, v1.4s, v8.s[1]
- fmul v24.4s, v0.4s, v9.s[0]
- fmul v25.4s, v1.4s, v9.s[0]
- fmul v28.4s, v0.4s, v9.s[1]
- fmul v29.4s, v1.4s, v9.s[1]
-
- ld1 {v12.2s, v13.2s}, [pB]
- add pB, pB, #16
- ld1 {v4.4s}, [pA]
- add pA, pA, #16
- ld1 {v5.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x4_M1
- fmla v16.4s, v0.4s, v8.s[0]
- fmla v17.4s, v1.4s, v8.s[0]
- fmla v20.4s, v0.4s, v8.s[1]
- fmla v21.4s, v1.4s, v8.s[1]
- fmla v24.4s, v0.4s, v9.s[0]
- fmla v25.4s, v1.4s, v9.s[0]
- fmla v28.4s, v0.4s, v9.s[1]
- fmla v29.4s, v1.4s, v9.s[1]
-
- ld1 {v12.2s, v13.2s}, [pB]
- add pB, pB, #16
- ld1 {v4.4s}, [pA]
- add pA, pA, #16
- ld1 {v5.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x4_M2
- fmla v16.4s, v4.4s, v12.s[0]
- fmla v17.4s, v5.4s, v12.s[0]
- fmla v20.4s, v4.4s, v12.s[1]
- fmla v21.4s, v5.4s, v12.s[1]
- fmla v24.4s, v4.4s, v13.s[0]
- fmla v25.4s, v5.4s, v13.s[0]
- fmla v28.4s, v4.4s, v13.s[1]
- fmla v29.4s, v5.4s, v13.s[1]
-
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL8x4_E
- fmla v16.4s, v4.4s, v12.s[0]
- fmla v17.4s, v5.4s, v12.s[0]
- fmla v20.4s, v4.4s, v12.s[1]
- fmla v21.4s, v5.4s, v12.s[1]
- fmla v24.4s, v4.4s, v13.s[0]
- fmla v25.4s, v5.4s, v13.s[0]
- fmla v28.4s, v4.4s, v13.s[1]
- fmla v29.4s, v5.4s, v13.s[1]
- .endm
-
- .macro KERNEL8x4_SUB
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmla v16.4s, v0.4s, v8.s[0]
- fmla v17.4s, v1.4s, v8.s[0]
- fmla v20.4s, v0.4s, v8.s[1]
- fmla v21.4s, v1.4s, v8.s[1]
- fmla v24.4s, v0.4s, v9.s[0]
- fmla v25.4s, v1.4s, v9.s[0]
- fmla v28.4s, v0.4s, v9.s[1]
- fmla v29.4s, v1.4s, v9.s[1]
- .endm
-
- .macro SAVE8x4
- add pCRow1, pCRow0, LDC
-
-
- fmul v0.4s, v16.4s, alphaV0
- fmul v1.4s, v17.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v4.4s, v20.4s, alphaV0
- fmul v5.4s, v21.4s, alphaV1
- st1 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow1, pCRow2, LDC
-
-
- fmul v0.4s, v24.4s, alphaV0
- fmul v1.4s, v25.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow2]
-
-
- fmul v4.4s, v28.4s, alphaV0
- fmul v5.4s, v29.4s, alphaV1
- st1 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
-
- .macro INIT4x4
- fmov s16, wzr
- fmov s17, s16
- fmov s20, s17
- fmov s21, s16
- fmov s24, s17
- fmov s25, s16
- fmov s28, s17
- fmov s29, s16
- .endm
-
- .macro KERNEL4x4_I
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- fmul v16.2s, v0.2s, v8.s[0]
- fmul v29.2s, v1.2s, v9.s[1]
-
- fmul v20.2s, v0.2s, v8.s[1]
- fmul v25.2s, v1.2s, v9.s[0]
-
- fmul v24.2s, v0.2s, v9.s[0]
- fmul v21.2s, v1.2s, v8.s[1]
-
- fmul v28.2s, v0.2s, v9.s[1]
- fmul v17.2s, v1.2s, v8.s[0]
-
- ld1 {v12.2s, v13.2s}, [pB]
- add pB, pB, #16
- ld1 {v4.2s, v5.2s}, [pA]
- add pA, pA, #16
- .endm
-
- .macro KERNEL4x4_M1
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v29.2s, v1.2s, v9.s[1]
-
- ld1 {v12.2s, v13.2s}, [pB] // For next round
- add pB, pB, #16
-
- fmla v20.2s, v0.2s, v8.s[1]
- fmla v25.2s, v1.2s, v9.s[0]
-
- ld1 {v4.2s, v5.2s}, [pA] // For next round
- add pA, pA, #16
-
- fmla v24.2s, v0.2s, v9.s[0]
- fmla v21.2s, v1.2s, v8.s[1]
-
- prfm PLDL1KEEP, [pB, #512]
-
- fmla v28.2s, v0.2s, v9.s[1]
- fmla v17.2s, v1.2s, v8.s[0]
- .endm
-
- .macro KERNEL4x4_M2
- fmla v16.2s, v4.2s, v12.s[0]
- fmla v29.2s, v5.2s, v13.s[1]
-
- ld1 {v8.2s, v9.2s}, [pB] // For next round
- add pB, pB, #16
-
- fmla v20.2s, v4.2s, v12.s[1]
- fmla v25.2s, v5.2s, v13.s[0]
-
- ld1 {v0.2s, v1.2s}, [pA] // For next round
- add pA, pA, #16
-
- fmla v24.2s, v4.2s, v13.s[0]
- fmla v21.2s, v5.2s, v12.s[1]
-
- prfm PLDL1KEEP, [pA, #512]
-
- fmla v28.2s, v4.2s, v13.s[1]
- fmla v17.2s, v5.2s, v12.s[0]
- .endm
-
- .macro KERNEL4x4_E
- fmla v16.2s, v4.2s, v12.s[0]
- fmla v29.2s, v5.2s, v13.s[1]
-
- fmla v20.2s, v4.2s, v12.s[1]
- fmla v25.2s, v5.2s, v13.s[0]
-
- fmla v24.2s, v4.2s, v13.s[0]
- fmla v21.2s, v5.2s, v12.s[1]
-
- fmla v28.2s, v4.2s, v13.s[1]
- fmla v17.2s, v5.2s, v12.s[0]
- .endm
-
- .macro KERNEL4x4_SUB
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v29.2s, v1.2s, v9.s[1]
-
- fmla v20.2s, v0.2s, v8.s[1]
- fmla v25.2s, v1.2s, v9.s[0]
-
- fmla v24.2s, v0.2s, v9.s[0]
- fmla v21.2s, v1.2s, v8.s[1]
-
- fmla v28.2s, v0.2s, v9.s[1]
- fmla v17.2s, v1.2s, v8.s[0]
- .endm
-
- .macro SAVE4x4
-
- fmul v8.2s, v16.2s, alphaV0
- fmul v9.2s, v17.2s, alphaV1
- st1 {v8.2s, v9.2s}, [pCRow0]
-
- add pCRow1, pCRow0, LDC
-
- fmul v12.2s, v20.2s, alphaV2
- fmul v13.2s, v21.2s, alphaV3
- st1 {v12.2s, v13.2s}, [pCRow1]
-
- add pCRow2, pCRow1, LDC
-
- fmul v8.2s, v24.2s, alphaV0
- fmul v9.2s, v25.2s, alphaV1
- st1 {v8.2s, v9.2s}, [pCRow2]
-
- add pCRow1, pCRow2, LDC
-
- fmul v12.2s, v28.2s, alphaV2
- fmul v13.2s, v29.2s, alphaV3
- st1 {v12.2s, v13.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x4
- fmov s16, wzr
- fmov s20, s16
- fmov s24, s20
- fmov s28, s16
- .endm
-
- .macro KERNEL2x4_SUB
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld1 {v0.2s}, [pA]
- add pA, pA, #8
-
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v20.2s, v0.2s, v8.s[1]
- fmla v24.2s, v0.2s, v9.s[0]
- fmla v28.2s, v0.2s, v9.s[1]
- .endm
-
- .macro SAVE2x4
-
- fmul v8.2s, v16.2s, alphaV0
- st1 {v8.2s}, [pCRow0]
-
- add pCRow1, pCRow0, LDC
-
- fmul v12.2s, v20.2s, alphaV1
- st1 {v12.2s}, [pCRow1]
-
- add pCRow2, pCRow1, LDC
-
- fmul v8.2s, v24.2s, alphaV2
- st1 {v8.2s}, [pCRow2]
-
- add pCRow1, pCRow2, LDC
-
- fmul v12.2s, v28.2s, alphaV3
- st1 {v12.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x4
- fmov s16, wzr
- fmov s20, s16
- .endm
-
- .macro KERNEL1x4_SUB
- ldr s0, [pA]
- add pA, pA, #4
-
- ld1 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
-
- fmla v16.2s, v8.2s, v0.s[0]
- fmla v20.2s, v9.2s, v0.s[0]
- .endm
-
- .macro SAVE1x4
- add pCRow1, pCRow0, LDC
-
-
- fmul v8.2s, v16.2s, alphaV0
- st1 {v8.s}[0], [pCRow0]
- st1 {v8.s}[1], [pCRow1]
-
- add pCRow2, pCRow1, LDC
- add pCRow1, pCRow2, LDC
-
-
- fmul v12.2s, v20.2s, alphaV1
- st1 {v12.s}[0], [pCRow2]
- st1 {v12.s}[1], [pCRow1]
-
- add pCRow0, pCRow0, #4
- .endm
-
- /******************************************************************************/
-
- .macro INIT8x2
- fmov s16, wzr
- fmov s17, s16
- fmov s20, s17
- fmov s21, s16
- .endm
-
- .macro KERNEL8x2_SUB
- ld1 {v8.2s}, [pB]
- add pB, pB, #8
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmla v16.4s, v0.4s, v8.s[0]
- fmla v17.4s, v1.4s, v8.s[0]
-
- fmla v20.4s, v0.4s, v8.s[1]
- fmla v21.4s, v1.4s, v8.s[1]
- .endm
-
- .macro SAVE8x2
- add pCRow1, pCRow0, LDC
-
-
- fmul v0.4s, v16.4s, alphaV0
- fmul v1.4s, v17.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow0]
-
- add pCRow2, pCRow1, LDC
-
-
- fmul v4.4s, v20.4s, alphaV0
- fmul v5.4s, v21.4s, alphaV1
- st1 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
- .macro INIT4x2
- fmov s16, wzr
- fmov s17, s16
- fmov s20, s17
- fmov s21, s16
- .endm
-
- .macro KERNEL4x2_SUB
- ld1 {v8.2s}, [pB]
- add pB, pB, #8
- ld1 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v17.2s, v1.2s, v8.s[0]
- fmla v20.2s, v0.2s, v8.s[1]
- fmla v21.2s, v1.2s, v8.s[1]
- .endm
-
- .macro SAVE4x2
-
- fmul v8.2s, v16.2s, alphaV0
- fmul v9.2s, v17.2s, alphaV1
- st1 {v8.2s, v9.2s}, [pCRow0]
-
- add pCRow1, pCRow0, LDC
-
- fmul v12.2s, v20.2s, alphaV2
- fmul v13.2s, v21.2s, alphaV3
- st1 {v12.2s, v13.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x2
- fmov s16, wzr
- fmov s20, s16
- .endm
-
- .macro KERNEL2x2_SUB
- ld1 {v8.2s}, [pB]
- add pB, pB, #8
-
- ld1 {v0.2s}, [pA]
- add pA, pA, #8
-
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v20.2s, v0.2s, v8.s[1]
- .endm
-
- .macro SAVE2x2
-
- fmul v8.2s, v16.2s, alphaV0
- st1 {v8.2s}, [pCRow0]
-
- add pCRow1 , pCRow0, LDC
-
- fmul v12.2s, v20.2s, alphaV1
- st1 {v12.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x2
- fmov s16, wzr
- .endm
-
- .macro KERNEL1x2_SUB
- ld1 {v8.2s} , [pB]
- add pB , pB, #8
-
- ldr s0 , [pA]
- add pA, pA, #4
-
- fmla v16.2s, v8.2s, v0.s[0]
- .endm
-
- .macro SAVE1x2
- add pCRow1 , pCRow0, LDC
-
-
- fmul v8.2s, v16.2s, alphaV0
- st1 {v8.s}[0], [pCRow0]
- st1 {v8.s}[1], [pCRow1]
-
- add pCRow0, pCRow0, #4
- .endm
-
- /******************************************************************************/
-
- .macro INIT8x1
- fmov s16, wzr
- fmov s17, wzr
- .endm
-
- .macro KERNEL8x1_SUB
- ldr s8, [pB]
- add pB , pB, #4
-
- ld1 {v0.4s}, [pA]
- add pA, pA, #16
- ld1 {v1.4s}, [pA]
- add pA, pA, #16
-
- fmla v16.4s, v0.4s, v8.s[0]
- fmla v17.4s, v1.4s, v8.s[0]
- .endm
-
- .macro SAVE8x1
-
- fmul v0.4s, v16.4s, alphaV0
- fmul v1.4s, v17.4s, alphaV1
- st1 {v0.4s, v1.4s}, [pCRow0]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
- .macro INIT4x1
- fmov s16, wzr
- fmov s17, s16
- .endm
-
- .macro KERNEL4x1_SUB
- ldr s8, [pB]
- add pB , pB, #4
-
- ld1 {v0.2s, v1.2s}, [pA]
- add pA , pA, #16
-
- fmla v16.2s, v0.2s, v8.s[0]
- fmla v17.2s, v1.2s, v8.s[0]
- .endm
-
- .macro SAVE4x1
-
- fmul v8.2s, v16.2s, alphaV0
- fmul v9.2s, v17.2s, alphaV1
- st1 {v8.2s, v9.2s}, [pCRow0]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x1
- fmov s16, wzr
- .endm
-
- .macro KERNEL2x1_SUB
- ldr s8, [pB]
- add pB , pB, #4
-
- ld1 {v0.2s}, [pA]
- add pA , pA, #8
-
- fmla v16.2s, v0.2s, v8.s[0]
- .endm
-
- .macro SAVE2x1
-
- fmul v8.2s, v16.2s, alphaV0
- st1 {v8.2s}, [pCRow0]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x1
- fmov s16, wzr
- .endm
-
- .macro KERNEL1x1_SUB
- ldr s8, [pB]
- add pB , pB, #4
-
- ldr s0, [pA]
- add pA , pA, #4
-
- fmadd s16, s0, s8, s16
- .endm
-
- .macro SAVE1x1
-
- fmul s8, s16, alpha0
- str s8, [pCRow0]
-
- add pCRow0, pCRow0, #4
- .endm
-
- /*******************************************************************************
- * End of macro definitions
- *******************************************************************************/
-
- PROLOGUE
-
- strmm_kernel_begin:
-
- .align 5
- add sp, sp, #-(11 * 16)
- stp d8, d9, [sp, #(0 * 16)]
- stp d10, d11, [sp, #(1 * 16)]
- stp d12, d13, [sp, #(2 * 16)]
- stp d14, d15, [sp, #(3 * 16)]
- stp d16, d17, [sp, #(4 * 16)]
- stp x18, x19, [sp, #(5 * 16)]
- stp x20, x21, [sp, #(6 * 16)]
- stp x22, x23, [sp, #(7 * 16)]
- stp x24, x25, [sp, #(8 * 16)]
- stp x26, x27, [sp, #(9 * 16)]
- str x28, [sp, #(10 * 16)]
-
- fmov alpha0, s0
- fmov alpha1, s0
- fmov alpha2, s0
- fmov alpha3, s0
-
- lsl LDC, LDC, #2 // ldc = ldc * 4
-
- #if !defined(LEFT)
- neg tempOffset, offset
- #endif
- mov pB, origPB
-
- mov counterJ, origN
- asr counterJ, counterJ, #3 // J = J / 8
- cmp counterJ, #0
- ble strmm_kernel_L4_BEGIN
-
- /******************************************************************************/
- /******************************************************************************/
-
- strmm_kernel_L8_BEGIN:
- mov pCRow0, pC // pCRow0 = C
- add pC, pC, LDC, lsl #3
-
- #if defined(LEFT)
- mov tempOffset, offset
- #endif
-
- mov pA, origPA // pA = start of A array
-
- /******************************************************************************/
-
- strmm_kernel_L8_M8_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #3 // counterI = counterI / 8
- cmp counterI, #0
- ble strmm_kernel_L8_M4_BEGIN
-
- strmm_kernel_L8_M8_20:
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #5
- add pA, pA, temp
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #8
- #else
- add tempK, tempOffset, #8
- #endif
-
- asr counterL , tempK, #1 // L = K / 2
- cmp counterL , #2 // is there at least 4 to do?
- blt strmm_kernel_L8_M8_32
-
- KERNEL8x8_I // do one in the K
- KERNEL8x8_M2 // do another in the K
-
- subs counterL, counterL, #2
- ble strmm_kernel_L8_M8_22a
- .align 5
-
- strmm_kernel_L8_M8_22:
-
- KERNEL8x8_M1
- KERNEL8x8_M2
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M8_22
-
- strmm_kernel_L8_M8_22a:
-
- KERNEL8x8_M1
- KERNEL8x8_E
-
- b strmm_kernel_L8_M8_44
-
- strmm_kernel_L8_M8_32:
-
- tst counterL, #1
- ble strmm_kernel_L8_M8_40
-
- KERNEL8x8_I
- KERNEL8x8_E
-
- b strmm_kernel_L8_M8_44
-
- strmm_kernel_L8_M8_40:
-
- INIT8x8
-
- strmm_kernel_L8_M8_44:
-
- ands counterL , tempK, #1
- ble strmm_kernel_L8_M8_100
-
- strmm_kernel_L8_M8_46:
-
- KERNEL8x8_SUB
-
- strmm_kernel_L8_M8_100:
-
- SAVE8x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #8
- #else
- sub tempK, tempK, #8
- #endif
- lsl temp, tempK, #5
- add pA, pA, temp
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #8
- #endif
-
- strmm_kernel_L8_M8_END:
- subs counterI, counterI, #1
- bne strmm_kernel_L8_M8_20
-
- /******************************************************************************/
-
- strmm_kernel_L8_M4_BEGIN:
-
- mov counterI, origM
- tst counterI , #7
- ble strmm_kernel_L8_END
-
- tst counterI, #4
- ble strmm_kernel_L8_M2_BEGIN
-
- strmm_kernel_L8_M4_20:
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #4
- add pA, pA, temp
- lsl temp, tempOffset, #5
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #4
- #else
- add tempK, tempOffset, #8
- #endif
-
- asr counterL , tempK, #1 // L = K / 2
- cmp counterL , #2 // is there at least 4 to do?
- blt strmm_kernel_L8_M4_32
-
- KERNEL4x8_I // do one in the K
- KERNEL4x8_M2 // do another in the K
-
- subs counterL, counterL, #2
- ble strmm_kernel_L8_M4_22a
- .align 5
-
- strmm_kernel_L8_M4_22:
-
- KERNEL4x8_M1
- KERNEL4x8_M2
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M4_22
-
- strmm_kernel_L8_M4_22a:
-
- KERNEL4x8_M1
- KERNEL4x8_E
-
- b strmm_kernel_L8_M4_44
-
- strmm_kernel_L8_M4_32:
-
- tst counterL, #1
- ble strmm_kernel_L8_M4_40
-
- KERNEL4x8_I
- KERNEL4x8_E
-
- b strmm_kernel_L8_M4_44
-
- strmm_kernel_L8_M4_40:
-
- INIT4x8
-
- strmm_kernel_L8_M4_44:
-
- ands counterL , tempK, #1
- ble strmm_kernel_L8_M4_100
-
- strmm_kernel_L8_M4_46:
-
- KERNEL4x8_SUB
-
- strmm_kernel_L8_M4_100:
-
- SAVE4x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #4
- #else
- sub tempK, tempK, #8
- #endif
- lsl temp, tempK, #4
- add pA, pA, temp
- lsl temp, tempK, #5
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #4
- #endif
-
- strmm_kernel_L8_M4_END:
-
- /******************************************************************************/
-
- strmm_kernel_L8_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble strmm_kernel_L8_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble strmm_kernel_L8_M1_BEGIN
-
- strmm_kernel_L8_M2_20:
-
- INIT2x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #3
- add pA, pA, temp
- lsl temp, tempOffset, #5
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #2
- #else
- add tempK, tempOffset, #8
- #endif
-
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L8_M2_40
-
- strmm_kernel_L8_M2_22:
-
- KERNEL2x8_SUB
- KERNEL2x8_SUB
- KERNEL2x8_SUB
- KERNEL2x8_SUB
-
- KERNEL2x8_SUB
- KERNEL2x8_SUB
- KERNEL2x8_SUB
- KERNEL2x8_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M2_22
-
-
- strmm_kernel_L8_M2_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L8_M2_100
-
- strmm_kernel_L8_M2_42:
-
- KERNEL2x8_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M2_42
-
- strmm_kernel_L8_M2_100:
-
- SAVE2x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #2
- #else
- sub tempK, tempK, #8
- #endif
- lsl temp, tempK, #3
- add pA, pA, temp
- lsl temp, tempK, #5
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #2
- #endif
-
- strmm_kernel_L8_M2_END:
-
- /******************************************************************************/
-
- strmm_kernel_L8_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble strmm_kernel_L8_END
-
- strmm_kernel_L8_M1_20:
-
- INIT1x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #2
- add pA, pA, temp
- lsl temp, tempOffset, #5
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #1
- #else
- add tempK, tempOffset, #8
- #endif
-
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L8_M1_40
-
- strmm_kernel_L8_M1_22:
- KERNEL1x8_SUB
- KERNEL1x8_SUB
- KERNEL1x8_SUB
- KERNEL1x8_SUB
-
- KERNEL1x8_SUB
- KERNEL1x8_SUB
- KERNEL1x8_SUB
- KERNEL1x8_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M1_22
-
-
- strmm_kernel_L8_M1_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L8_M1_100
-
- strmm_kernel_L8_M1_42:
-
- KERNEL1x8_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L8_M1_42
-
- strmm_kernel_L8_M1_100:
-
- SAVE1x8
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #1
- #else
- sub tempK, tempK, #8
- #endif
- lsl temp, tempK, #2
- add pA, pA, temp
- lsl temp, tempK, #5
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #1
- #endif
-
- strmm_kernel_L8_END:
- lsl temp, origK, #5 // B = B + K * 4 * 8
- add origPB, origPB, temp
-
- #if !defined(LEFT)
- add tempOffset, tempOffset, #8
- #endif
-
- subs counterJ, counterJ , #1 // j--
- bgt strmm_kernel_L8_BEGIN
-
- /******************************************************************************/
- /******************************************************************************/
-
- strmm_kernel_L4_BEGIN:
-
- mov counterJ , origN
- tst counterJ , #7
- ble strmm_kernel_L999
-
- tst counterJ , #4
- ble strmm_kernel_L2_BEGIN
-
- mov pCRow0, pC // pCRow0 = pC
-
- add pC,pC,LDC, lsl #2
-
- #if defined(LEFT)
- mov tempOffset, offset
- #endif
-
- mov pA, origPA // pA = A
-
- /******************************************************************************/
-
- strmm_kernel_L4_M8_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #3 // counterI = counterI / 8
- cmp counterI, #0
- ble strmm_kernel_L4_M4_BEGIN
-
- strmm_kernel_L4_M8_20:
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #5
- add pA, pA, temp
- lsl temp, tempOffset, #4
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #8
- #else
- add tempK, tempOffset, #4
- #endif
-
- asr counterL , tempK, #1 // L = K / 2
- cmp counterL , #2 // is there at least 4 to do?
- blt strmm_kernel_L4_M8_32
-
- KERNEL8x4_I // do one in the K
- KERNEL8x4_M2 // do another in the K
-
- subs counterL, counterL, #2
- ble strmm_kernel_L4_M8_22a
- .align 5
-
- strmm_kernel_L4_M8_22:
-
- KERNEL8x4_M1
- KERNEL8x4_M2
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M8_22
-
- strmm_kernel_L4_M8_22a:
-
- KERNEL8x4_M1
- KERNEL8x4_E
-
- b strmm_kernel_L4_M8_44
-
- strmm_kernel_L4_M8_32:
-
- tst counterL, #1
- ble strmm_kernel_L4_M8_40
-
- KERNEL8x4_I
- KERNEL8x4_E
-
- b strmm_kernel_L4_M8_44
-
- strmm_kernel_L4_M8_40:
-
- INIT8x4
-
- strmm_kernel_L4_M8_44:
-
- ands counterL , tempK, #1
- ble strmm_kernel_L4_M8_100
-
- strmm_kernel_L4_M8_46:
-
- KERNEL8x4_SUB
-
- strmm_kernel_L4_M8_100:
-
- SAVE8x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #8
- #else
- sub tempK, tempK, #4
- #endif
- lsl temp, tempK, #5
- add pA, pA, temp
- lsl temp, tempK, #4
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #8
- #endif
- strmm_kernel_L4_M8_END:
- subs counterI, counterI, #1
- bne strmm_kernel_L4_M8_20
-
- /******************************************************************************/
-
- strmm_kernel_L4_M4_BEGIN:
-
- mov counterI, origM
- tst counterI , #7
- ble strmm_kernel_L4_END
-
- tst counterI, #4
- ble strmm_kernel_L4_M2_BEGIN
-
- strmm_kernel_L4_M4_20:
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #4
- add pB, pB, temp
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #4
- #else
- add tempK, tempOffset, #4
- #endif
- asr counterL , tempK, #1 // L = K / 2
- cmp counterL , #2 // is there at least 4 to do?
- blt strmm_kernel_L4_M4_32
-
- KERNEL4x4_I // do one in the K
- KERNEL4x4_M2 // do another in the K
-
- subs counterL, counterL, #2
- ble strmm_kernel_L4_M4_22a
- .align 5
-
- strmm_kernel_L4_M4_22:
-
- KERNEL4x4_M1
- KERNEL4x4_M2
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M4_22
-
- strmm_kernel_L4_M4_22a:
-
- KERNEL4x4_M1
- KERNEL4x4_E
-
- b strmm_kernel_L4_M4_44
-
- strmm_kernel_L4_M4_32:
-
- tst counterL, #1
- ble strmm_kernel_L4_M4_40
-
- KERNEL4x4_I
- KERNEL4x4_E
-
- b strmm_kernel_L4_M4_44
-
- strmm_kernel_L4_M4_40:
-
- INIT4x4
-
- strmm_kernel_L4_M4_44:
-
- ands counterL , tempK, #1
- ble strmm_kernel_L4_M4_100
-
- strmm_kernel_L4_M4_46:
-
- KERNEL4x4_SUB
-
- strmm_kernel_L4_M4_100:
-
- SAVE4x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #4
- #else
- sub tempK, tempK, #4
- #endif
- lsl temp, tempK, #4
- add pA, pA, temp
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #4
- #endif
- strmm_kernel_L4_M4_END:
-
- /******************************************************************************/
-
- strmm_kernel_L4_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble strmm_kernel_L4_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble strmm_kernel_L4_M1_BEGIN
-
- strmm_kernel_L4_M2_20:
-
- INIT2x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #3
- add pA, pA, temp
- lsl temp, tempOffset, #4
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #2
- #else
- add tempK, tempOffset, #4
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L4_M2_40
-
- strmm_kernel_L4_M2_22:
-
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
-
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M2_22
-
-
- strmm_kernel_L4_M2_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L4_M2_100
-
- strmm_kernel_L4_M2_42:
-
- KERNEL2x4_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M2_42
-
- strmm_kernel_L4_M2_100:
-
- SAVE2x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #2
- #else
- sub tempK, tempK, #4
- #endif
- lsl temp, tempK, #3
- add pA, pA, temp
- lsl temp, tempK, #4
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #2
- #endif
- strmm_kernel_L4_M2_END:
-
- /******************************************************************************/
-
- strmm_kernel_L4_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble strmm_kernel_L4_END
-
- strmm_kernel_L4_M1_20:
-
- INIT1x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #4
- add pB, pB, temp
- lsl temp, tempOffset, #2
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #1
- #else
- add tempK, tempOffset, #4
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L4_M1_40
-
- strmm_kernel_L4_M1_22:
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
-
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M1_22
-
-
- strmm_kernel_L4_M1_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L4_M1_100
-
- strmm_kernel_L4_M1_42:
-
- KERNEL1x4_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L4_M1_42
-
- strmm_kernel_L4_M1_100:
-
- SAVE1x4
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #1
- #else
- sub tempK, tempK, #4
- #endif
- lsl temp, tempK, #2
- add pA, pA, temp
- lsl temp, tempK, #4
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #1
- #endif
- strmm_kernel_L4_END:
- add origPB, origPB, origK, lsl #4 // B = B + K * 4 * 4
- #if !defined(LEFT)
- add tempOffset, tempOffset, #4
- #endif
-
- /******************************************************************************/
- /******************************************************************************/
-
- strmm_kernel_L2_BEGIN: // less than 2 left in N direction
-
- mov counterJ , origN
- tst counterJ , #3
- ble strmm_kernel_L999
-
- tst counterJ , #2
- ble strmm_kernel_L1_BEGIN
-
- mov pCRow0, pC // pCRow0 = pC
-
- add pC,pC,LDC, lsl #1
-
- #if defined(LEFT)
- mov tempOffset, offset
- #endif
- mov pA, origPA // pA = A
-
- /******************************************************************************/
-
- strmm_kernel_L2_M8_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #3 // counterI = counterI / 8
- cmp counterI,#0
- ble strmm_kernel_L2_M4_BEGIN
-
- strmm_kernel_L2_M8_20:
-
- INIT8x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #5
- add pA, pA, temp
- lsl temp, tempOffset, #3
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #8
- #else
- add tempK, tempOffset, #2
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL,#0
- ble strmm_kernel_L2_M8_40
- .align 5
-
- strmm_kernel_L2_M8_22:
- KERNEL8x2_SUB
- KERNEL8x2_SUB
- KERNEL8x2_SUB
- KERNEL8x2_SUB
-
- KERNEL8x2_SUB
- KERNEL8x2_SUB
- KERNEL8x2_SUB
- KERNEL8x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M8_22
-
-
- strmm_kernel_L2_M8_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L2_M8_100
-
- strmm_kernel_L2_M8_42:
-
- KERNEL8x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M8_42
-
- strmm_kernel_L2_M8_100:
-
- SAVE8x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #8
- #else
- sub tempK, tempK, #2
- #endif
- lsl temp, tempK, #5
- add pA, pA, temp
- lsl temp, tempK, #3
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #8
- #endif
- strmm_kernel_L2_M8_END:
-
- subs counterI, counterI, #1
- bgt strmm_kernel_L2_M8_20
-
- /******************************************************************************/
-
- strmm_kernel_L2_M4_BEGIN:
-
- mov counterI, origM
- tst counterI , #7
- ble strmm_kernel_L2_END
-
- tst counterI, #4
- ble strmm_kernel_L2_M2_BEGIN
-
- strmm_kernel_L2_M4_20:
-
- INIT4x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #3
- add pB, pB, temp
- lsl temp, tempOffset, #4
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #4
- #else
- add tempK, tempOffset, #2
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL,#0
- ble strmm_kernel_L2_M4_40
- .align 5
-
- strmm_kernel_L2_M4_22:
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
-
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M4_22
-
-
- strmm_kernel_L2_M4_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L2_M4_100
-
- strmm_kernel_L2_M4_42:
-
- KERNEL4x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M4_42
-
- strmm_kernel_L2_M4_100:
-
- SAVE4x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #4
- #else
- sub tempK, tempK, #2
- #endif
- lsl temp, tempK, #4
- add pA, pA, temp
- lsl temp, tempK, #3
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #4
- #endif
- strmm_kernel_L2_M4_END:
-
- /******************************************************************************/
-
- strmm_kernel_L2_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble strmm_kernel_L2_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble strmm_kernel_L2_M1_BEGIN
-
- strmm_kernel_L2_M2_20:
-
- INIT2x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #3
- add pB, pB, temp
- lsl temp, tempOffset, #3
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #2
- #else
- add tempK, tempOffset, #2
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL,#0
- ble strmm_kernel_L2_M2_40
-
- strmm_kernel_L2_M2_22:
-
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
-
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M2_22
-
-
- strmm_kernel_L2_M2_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L2_M2_100
-
- strmm_kernel_L2_M2_42:
-
- KERNEL2x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M2_42
-
- strmm_kernel_L2_M2_100:
-
- SAVE2x2
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #2
- #else
- sub tempK, tempK, #2
- #endif
- lsl temp, tempK, #3
- add pA, pA, temp
- lsl temp, tempK, #3
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #2
- #endif
-
- strmm_kernel_L2_M2_END:
-
- /******************************************************************************/
-
- strmm_kernel_L2_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble strmm_kernel_L2_END
-
- strmm_kernel_L2_M1_20:
-
- INIT1x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #3
- add pB, pB, temp
- lsl temp, tempOffset, #2
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #1
- #else
- add tempK, tempOffset, #2
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL, #0
- ble strmm_kernel_L2_M1_40
-
- strmm_kernel_L2_M1_22:
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
-
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M1_22
-
-
- strmm_kernel_L2_M1_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L2_M1_100
-
- strmm_kernel_L2_M1_42:
-
- KERNEL1x2_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L2_M1_42
-
- strmm_kernel_L2_M1_100:
-
- SAVE1x2
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #1
- #else
- sub tempK, tempK, #2
- #endif
- lsl temp, tempK, #2
- add pA, pA, temp
- lsl temp, tempK, #3
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #1
- #endif
- strmm_kernel_L2_END:
- #if !defined(LEFT)
- add tempOffset, tempOffset, #2
- #endif
- add origPB, origPB, origK, lsl #3 // B = B + K * 2 * 4
-
- /******************************************************************************/
- /******************************************************************************/
-
- strmm_kernel_L1_BEGIN:
-
- mov counterJ , origN
- tst counterJ , #1
- ble strmm_kernel_L999 // done
-
-
- mov pCRow0, pC // pCRow0 = C
- add pC , pC , LDC // Update pC to point to next
-
- #if defined(LEFT)
- mov tempOffset, offset
- #endif
- mov pA, origPA // pA = A
-
- /******************************************************************************/
-
- strmm_kernel_L1_M8_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #3
- cmp counterI, #0
- ble strmm_kernel_L1_M4_BEGIN
-
- strmm_kernel_L1_M8_20:
-
- INIT8x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #5
- add pA, pA, temp
- lsl temp, tempOffset, #2
- add pB, pB, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #8
- #else
- add tempK, tempOffset, #1
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L1_M8_40
- .align 5
-
- strmm_kernel_L1_M8_22:
- KERNEL8x1_SUB
- KERNEL8x1_SUB
- KERNEL8x1_SUB
- KERNEL8x1_SUB
-
- KERNEL8x1_SUB
- KERNEL8x1_SUB
- KERNEL8x1_SUB
- KERNEL8x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M8_22
-
-
- strmm_kernel_L1_M8_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L1_M8_100
-
- strmm_kernel_L1_M8_42:
-
- KERNEL8x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M8_42
-
- strmm_kernel_L1_M8_100:
-
- SAVE8x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #8
- #else
- sub tempK, tempK, #1
- #endif
- lsl temp, tempK, #5
- add pA, pA, temp
- lsl temp, tempK, #2
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #8
- #endif
- strmm_kernel_L1_M8_END:
-
- subs counterI, counterI, #1
- bgt strmm_kernel_L1_M8_20
-
- /******************************************************************************/
-
- strmm_kernel_L1_M4_BEGIN:
-
- mov counterI, origM
- tst counterI , #7
- ble strmm_kernel_L1_END
-
- tst counterI, #4
- ble strmm_kernel_L1_M2_BEGIN
-
- strmm_kernel_L1_M4_20:
-
- INIT4x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #2
- add pB, pB, temp
- lsl temp, tempOffset, #4
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #4
- #else
- add tempK, tempOffset, #1
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L1_M4_40
- .align 5
-
- strmm_kernel_L1_M4_22:
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
-
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M4_22
-
-
- strmm_kernel_L1_M4_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L1_M4_100
-
- strmm_kernel_L1_M4_42:
-
- KERNEL4x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M4_42
-
- strmm_kernel_L1_M4_100:
-
- SAVE4x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #4
- #else
- sub tempK, tempK, #1
- #endif
- lsl temp, tempK, #4
- add pA, pA, temp
- lsl temp, tempK, #2
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #4
- #endif
- strmm_kernel_L1_M4_END:
-
- /******************************************************************************/
-
- strmm_kernel_L1_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble strmm_kernel_L1_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble strmm_kernel_L1_M1_BEGIN
-
- strmm_kernel_L1_M2_20:
-
- INIT2x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #2
- add pB, pB, temp
- lsl temp, tempOffset, #3
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #2
- #else
- add tempK, tempOffset, #1
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L1_M2_40
-
- strmm_kernel_L1_M2_22:
-
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
-
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M2_22
-
-
- strmm_kernel_L1_M2_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L1_M2_100
-
- strmm_kernel_L1_M2_42:
-
- KERNEL2x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M2_42
-
- strmm_kernel_L1_M2_100:
-
- SAVE2x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- sub tempK, origK, tempOffset
- #if defined(LEFT)
- sub tempK, tempK, #2
- #else
- sub tempK, tempK, #1
- #endif
- lsl temp, tempK, #3
- add pA, pA, temp
- lsl temp, tempK, #2
- add pB, pB, temp
- #endif
- #if defined(LEFT)
- add tempOffset, tempOffset, #2
- #endif
- strmm_kernel_L1_M2_END:
-
- /******************************************************************************/
-
- strmm_kernel_L1_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble strmm_kernel_L1_END
-
- strmm_kernel_L1_M1_20:
-
- INIT1x1
-
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov pB, origPB
- #else
- mov pB, origPB
- lsl temp, tempOffset, #2
- add pB, pB, temp
- lsl temp, tempOffset, #2
- add pA, pA, temp
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub tempK, origK, tempOffset
- #elif defined(LEFT)
- add tempK, tempOffset, #1
- #else
- add tempK, tempOffset, #1
- #endif
- asr counterL , tempK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble strmm_kernel_L1_M1_40
-
- strmm_kernel_L1_M1_22:
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
-
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M1_22
-
-
- strmm_kernel_L1_M1_40:
-
- ands counterL , tempK, #7 // counterL = counterL % 8
- ble strmm_kernel_L1_M1_100
-
- strmm_kernel_L1_M1_42:
-
- KERNEL1x1_SUB
-
- subs counterL, counterL, #1
- bgt strmm_kernel_L1_M1_42
-
- strmm_kernel_L1_M1_100:
-
- SAVE1x1
-
- strmm_kernel_L1_END:
-
- /******************************************************************************/
-
- strmm_kernel_L999:
- mov x0, #0 // set return value
- ldp d8, d9, [sp, #(0 * 16)]
- ldp d10, d11, [sp, #(1 * 16)]
- ldp d12, d13, [sp, #(2 * 16)]
- ldp d14, d15, [sp, #(3 * 16)]
- ldp d16, d17, [sp, #(4 * 16)]
- ldp x18, x19, [sp, #(5 * 16)]
- ldp x20, x21, [sp, #(6 * 16)]
- ldp x22, x23, [sp, #(7 * 16)]
- ldp x24, x25, [sp, #(8 * 16)]
- ldp x26, x27, [sp, #(9 * 16)]
- ldr x28, [sp, #(10 * 16)]
- add sp, sp, #(11*16)
- ret
-
- EPILOGUE
-
|