|
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683 |
- /*******************************************************************************
- Copyright (c) 2015, The OpenBLAS Project
- All rights reserved.
- Redistribution and use in source and binary forms, with or without
- modification, are permitted provided that the following conditions are
- met:
- 1. Redistributions of source code must retain the above copyright
- notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright
- notice, this list of conditions and the following disclaimer in
- the documentation and/or other materials provided with the
- distribution.
- 3. Neither the name of the OpenBLAS project nor the names of
- its contributors may be used to endorse or promote products
- derived from this software without specific prior written permission.
- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
- AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
- IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
- ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
- LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
- DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
- SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
- CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
- OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
- USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *******************************************************************************/
-
- #define ASSEMBLER
- #include "common.h"
-
- /* X0 X1 X2 s0 X3 x4 x5 x6 */
- /*int CNAME(BLASLONG bm,BLASLONG bn,BLASLONG bk,FLOAT alpha0,FLOAT* ba,FLOAT* bb,FLOAT* C,BLASLONG ldc */
-
- #define origM x0
- #define origN x1
- #define origK x2
- #define origPA x3
- #define origPB x4
- #define pC x5
- #define LDC x6
- #define temp x7
- #define counterL x8
- #define counterI x9
- #define counterJ x10
- #define pB x11
- #define pCRow0 x12
- #define pCRow1 x13
- #define pCRow2 x14
- #define pA x15
- #define ppC x16
- #define ppA x17
-
- #define alpha0_R s10
- #define alphaV0_R v10.s[0]
- #define alpha0_I s11
- #define alphaV0_I v11.s[0]
-
- #define alpha1_R s14
- #define alphaV1_R v14.s[0]
- #define alpha1_I s15
- #define alphaV1_I v15.s[0]
-
- #if defined(NN) || defined(NT) || defined(TN) || defined(TT)
- #define OP_rr fmla
- #define OP_ii fmls
- #define OP_ri fmla
- #define OP_ir fmla
- #elif defined(NR) || defined(NC) || defined(TR) || defined(TC)
- #define OP_rr fmla
- #define OP_ii fmla
- #define OP_ri fmls
- #define OP_ir fmla
- #elif defined(RN) || defined(RT) || defined(CN) || defined(CT)
- #define OP_rr fmla
- #define OP_ii fmla
- #define OP_ri fmla
- #define OP_ir fmls
- #elif defined(RR) || defined(RC) || defined(CR) || defined(CC)
- #define OP_rr fmla
- #define OP_ii fmls
- #define OP_ri fmls
- #define OP_ir fmls
- #endif
-
- // 00 origM
- // 01 origN
- // 02 origK
- // 03 origPA
- // 04 origPB
- // 05 pC
- // 06 origLDC -> LDC
- // 07 offset -> temp
- // 08 counterL
- // 09 counterI
- // 10 counterJ
- // 11 pB
- // 12 pCRow0
- // 13 pCRow1
- // 14 pCRow2
- // 15 pA
- // 16 ppC
- // 17 ppA
- // 18 must save
- // 19 must save
- // 20 must save
- // 21 must save
- // 22 must save
- // 23 must save
- // 24 must save
- // 25 must save
- // 26 must save
- // 27 must save
- // 28 must save
- // 29 frame
- // 30 link
- // 31 sp
-
- //v00 ALPHA_R -> pA00_R, pA01_R, pA02_R, pA03_R
- //v01 ALPHA_I -> pA00_I, pA01_I, pA02_I, pA03_I
- //v02 ppA00_R, ppA01_R, ppA02_R, ppA03_R
- //v03 ppA00_I, ppA01_I, ppA02_I, ppA03_I
- //v04 pA10_R, pA11_R, pA12_R, pA13_R
- //v05 pA10_I, pA11_I, pA12_I, pA13_I
- //v06 ppA10_R, ppA11_R, ppA12_R, ppA13_R
- //v07 ppA10_I, ppA11_I, ppA12_I, ppA13_I
- //v08 must save pB00_R, pB01_R, pB02_R, pB03_R
- //v09 must save pB00_I, pB01_I, pB02_I, pB03_I
- //v10 must save ALPHA0_R
- //v11 must save ALPHA0_I
- //v12 must save pB10_R, pB11_R, pB12_R, pB13_R
- //v13 must save pB10_I, pB11_I, pB12_I, pB13_I
- //v14 must save ALPHA1_R
- //v15 must save ALPHA1_I
- //v16 must save pC00_R, pC01_R, pC02_R, pC03_R
- //v17 must save pC00_I, pC01_I, pC02_I, pC03_I
- //v18 ppC00_R, ppC01_R, ppC02_R, ppC03_R
- //v19 ppC00_I, ppC01_I, ppC02_I, ppC03_I
- //v20 pC10_R, pC11_R, pC12_R, pC13_R
- //v21 pC10_I, pC11_I, pC12_I, pC13_I
- //v22 ppC10_R, ppC11_R, ppC12_R, ppC13_R
- //v23 ppC10_I, ppC11_I, ppC12_I, ppC13_I
- //v24 pC20_R, pC21_R, pC22_R, pC23_R
- //v25 pC20_I, pC21_I, pC22_I, pC23_I
- //v26 ppC20_R, ppC21_R, ppC22_R, ppC23_R
- //v27 ppC20_I, ppC21_I, ppC22_I, ppC23_I
- //v28 pC30_R, pC31_R, pC32_R, pC33_R
- //v29 pC30_I, pC31_I, pC32_I, pC33_I
- //v30 ppC30_R, ppC31_R, ppC32_R, ppC33_R
- //v31 ppC30_I, ppC31_I, ppC32_I, ppC33_I
-
- /*******************************************************************************
- * Macro definitions
- *******************************************************************************/
-
- .macro INIT8x4
- fmov s16, wzr
- fmov s17, s16
- fmov s18, s17
- fmov s19, s16
- fmov s20, s17
- fmov s21, s16
- fmov s22, s17
- fmov s23, s16
- fmov s24, s17
- fmov s25, s16
- fmov s26, s17
- fmov s27, s16
- fmov s28, s17
- fmov s29, s16
- fmov s30, s17
- fmov s31, s16
- .endm
-
- .macro KERNEL8x4_I
- ld2 {v8.4s, v9.4s}, [pB]
- add pB, pB, #32
- ld2 {v0.4s, v1.4s}, [pA]
- add pA, pA, #32
- ld2 {v2.4s, v3.4s}, [ppA]
- add ppA, ppA, #32
-
- fmul v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v17.16b, v17.16b, v17.16b
- fmls v17.4s, v0.4s, v9.s[0]
- #else
- fmul v17.4s, v0.4s, v9.s[0]
- #endif
- OP_ir v17.4s, v1.4s, v8.s[0]
-
- fmul v20.4s, v0.4s, v8.s[1]
- OP_ii v20.4s, v1.4s, v9.s[1]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v21.16b, v21.16b, v21.16b
- fmls v21.4s, v0.4s, v9.s[1]
- #else
- fmul v21.4s, v0.4s, v9.s[1]
- #endif
- OP_ir v21.4s, v1.4s, v8.s[1]
-
- fmul v24.4s, v0.4s, v8.s[2]
- OP_ii v24.4s, v1.4s, v9.s[2]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v25.16b, v25.16b, v25.16b
- fmls v25.4s, v0.4s, v9.s[2]
- #else
- fmul v25.4s, v0.4s, v9.s[2]
- #endif
- OP_ir v25.4s, v1.4s, v8.s[2]
-
- fmul v28.4s, v0.4s, v8.s[3]
- OP_ii v28.4s, v1.4s, v9.s[3]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v29.16b, v29.16b, v29.16b
- fmls v29.4s, v0.4s, v9.s[3]
- #else
- fmul v29.4s, v0.4s, v9.s[3]
- #endif
- OP_ir v29.4s, v1.4s, v8.s[3]
-
- fmul v18.4s, v2.4s, v8.s[0]
- OP_ii v18.4s, v3.4s, v9.s[0]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v19.16b, v19.16b, v19.16b
- fmls v19.4s, v2.4s, v9.s[0]
- #else
- fmul v19.4s, v2.4s, v9.s[0]
- #endif
- OP_ir v19.4s, v3.4s, v8.s[0]
-
- fmul v22.4s, v2.4s, v8.s[1]
- OP_ii v22.4s, v3.4s, v9.s[1]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v23.16b, v23.16b, v23.16b
- fmls v23.4s, v2.4s, v9.s[1]
- #else
- fmul v23.4s, v2.4s, v9.s[1]
- #endif
- OP_ir v23.4s, v3.4s, v8.s[1]
-
- fmul v26.4s, v2.4s, v8.s[2]
- OP_ii v26.4s, v3.4s, v9.s[2]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v27.16b, v27.16b, v27.16b
- fmls v27.4s, v2.4s, v9.s[2]
- #else
- fmul v27.4s, v2.4s, v9.s[2]
- #endif
- OP_ir v27.4s, v3.4s, v8.s[2]
-
- fmul v30.4s, v2.4s, v8.s[3]
- OP_ii v30.4s, v3.4s, v9.s[3]
- #if defined(NR) || defined(NC) || defined(TR) || defined(TC) || \
- defined(RR) || defined(RC) || defined(CR) || defined(CC)
- eor v31.16b, v31.16b, v31.16b
- fmls v31.4s, v2.4s, v9.s[3]
- #else
- fmul v31.4s, v2.4s, v9.s[3]
- #endif
- OP_ir v31.4s, v3.4s, v8.s[3]
-
- ld2 {v12.4s, v13.4s}, [pB]
- add pB, pB, #32
- ld2 {v4.4s, v5.4s} , [pA]
- add pA, pA, #32
- ld2 {v6.4s, v7.4s} , [ppA]
- add ppA, ppA, #32
- .endm
-
- .macro KERNEL8x4_M1
- OP_rr v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- OP_ri v17.4s, v0.4s, v9.s[0]
- OP_ir v17.4s, v1.4s, v8.s[0]
-
- ld2 {v12.4s, v13.4s}, [pB] // for next round
- add pB, pB, #32
-
- OP_rr v20.4s, v0.4s, v8.s[1]
- OP_ii v20.4s, v1.4s, v9.s[1]
- OP_ri v21.4s, v0.4s, v9.s[1]
- OP_ir v21.4s, v1.4s, v8.s[1]
-
- prfm PLDL1KEEP, [pB, #512]
-
- OP_rr v24.4s, v0.4s, v8.s[2]
- OP_ii v24.4s, v1.4s, v9.s[2]
- OP_ri v25.4s, v0.4s, v9.s[2]
- OP_ir v25.4s, v1.4s, v8.s[2]
-
- ld2 {v4.4s, v5.4s} , [pA] // for next round
- add pA, pA, #32
-
- OP_rr v28.4s, v0.4s, v8.s[3]
- OP_ii v28.4s, v1.4s, v9.s[3]
- OP_ri v29.4s, v0.4s, v9.s[3]
- OP_ir v29.4s, v1.4s, v8.s[3]
-
- prfm PLDL1KEEP, [pA, #512]
-
- OP_rr v18.4s, v2.4s, v8.s[0]
- OP_ii v18.4s, v3.4s, v9.s[0]
- OP_ri v19.4s, v2.4s, v9.s[0]
- OP_ir v19.4s, v3.4s, v8.s[0]
-
- ld2 {v6.4s, v7.4s} , [ppA] // for next round
- add ppA, ppA, #32
-
- OP_rr v22.4s, v2.4s, v8.s[1]
- OP_ii v22.4s, v3.4s, v9.s[1]
- OP_ri v23.4s, v2.4s, v9.s[1]
- OP_ir v23.4s, v3.4s, v8.s[1]
-
- prfm PLDL1KEEP, [ppA, #512]
-
- OP_rr v26.4s, v2.4s, v8.s[2]
- OP_ii v26.4s, v3.4s, v9.s[2]
- OP_ri v27.4s, v2.4s, v9.s[2]
- OP_ir v27.4s, v3.4s, v8.s[2]
-
- OP_rr v30.4s, v2.4s, v8.s[3]
- OP_ii v30.4s, v3.4s, v9.s[3]
- OP_ri v31.4s, v2.4s, v9.s[3]
- OP_ir v31.4s, v3.4s, v8.s[3]
- .endm
-
- .macro KERNEL8x4_M2
- OP_rr v16.4s, v4.4s, v12.s[0]
- OP_ii v16.4s, v5.4s, v13.s[0]
- OP_ri v17.4s, v4.4s, v13.s[0]
- OP_ir v17.4s, v5.4s, v12.s[0]
-
- ld2 {v8.4s, v9.4s}, [pB] // for next round
- add pB, pB, #32
-
- OP_rr v20.4s, v4.4s, v12.s[1]
- OP_ii v20.4s, v5.4s, v13.s[1]
- OP_ri v21.4s, v4.4s, v13.s[1]
- OP_ir v21.4s, v5.4s, v12.s[1]
-
- prfm PLDL1KEEP, [pA, #512]
-
- OP_rr v24.4s, v4.4s, v12.s[2]
- OP_ii v24.4s, v5.4s, v13.s[2]
- OP_ri v25.4s, v4.4s, v13.s[2]
- OP_ir v25.4s, v5.4s, v12.s[2]
-
- ld2 {v0.4s, v1.4s}, [pA] // for next round
- add pA, pA, #32
-
- OP_rr v28.4s, v4.4s, v12.s[3]
- OP_ii v28.4s, v5.4s, v13.s[3]
- OP_ri v29.4s, v4.4s, v13.s[3]
- OP_ir v29.4s, v5.4s, v12.s[3]
-
- prfm PLDL1KEEP, [ppA, #512]
-
- OP_rr v18.4s, v6.4s, v12.s[0]
- OP_ii v18.4s, v7.4s, v13.s[0]
- OP_ri v19.4s, v6.4s, v13.s[0]
- OP_ir v19.4s, v7.4s, v12.s[0]
-
- ld2 {v2.4s, v3.4s}, [ppA] // for next round
- add ppA, ppA, #32
-
- OP_rr v22.4s, v6.4s, v12.s[1]
- OP_ii v22.4s, v7.4s, v13.s[1]
- OP_ri v23.4s, v6.4s, v13.s[1]
- OP_ir v23.4s, v7.4s, v12.s[1]
-
- prfm PLDL1KEEP, [pB, #512]
-
- OP_rr v26.4s, v6.4s, v12.s[2]
- OP_ii v26.4s, v7.4s, v13.s[2]
- OP_ri v27.4s, v6.4s, v13.s[2]
- OP_ir v27.4s, v7.4s, v12.s[2]
-
- OP_rr v30.4s, v6.4s, v12.s[3]
- OP_ii v30.4s, v7.4s, v13.s[3]
- OP_ri v31.4s, v6.4s, v13.s[3]
- OP_ir v31.4s, v7.4s, v12.s[3]
- .endm
-
- .macro KERNEL8x4_E
- OP_rr v16.4s, v4.4s, v12.s[0]
- OP_ii v16.4s, v5.4s, v13.s[0]
- OP_ri v17.4s, v4.4s, v13.s[0]
- OP_ir v17.4s, v5.4s, v12.s[0]
-
- OP_rr v20.4s, v4.4s, v12.s[1]
- OP_ii v20.4s, v5.4s, v13.s[1]
- OP_ri v21.4s, v4.4s, v13.s[1]
- OP_ir v21.4s, v5.4s, v12.s[1]
-
- OP_rr v24.4s, v4.4s, v12.s[2]
- OP_ii v24.4s, v5.4s, v13.s[2]
- OP_ri v25.4s, v4.4s, v13.s[2]
- OP_ir v25.4s, v5.4s, v12.s[2]
-
- OP_rr v28.4s, v4.4s, v12.s[3]
- OP_ii v28.4s, v5.4s, v13.s[3]
- OP_ri v29.4s, v4.4s, v13.s[3]
- OP_ir v29.4s, v5.4s, v12.s[3]
-
- OP_rr v18.4s, v6.4s, v12.s[0]
- OP_ii v18.4s, v7.4s, v13.s[0]
- OP_ri v19.4s, v6.4s, v13.s[0]
- OP_ir v19.4s, v7.4s, v12.s[0]
-
- OP_rr v22.4s, v6.4s, v12.s[1]
- OP_ii v22.4s, v7.4s, v13.s[1]
- OP_ri v23.4s, v6.4s, v13.s[1]
- OP_ir v23.4s, v7.4s, v12.s[1]
-
- OP_rr v26.4s, v6.4s, v12.s[2]
- OP_ii v26.4s, v7.4s, v13.s[2]
- OP_ri v27.4s, v6.4s, v13.s[2]
- OP_ir v27.4s, v7.4s, v12.s[2]
-
- OP_rr v30.4s, v6.4s, v12.s[3]
- OP_ii v30.4s, v7.4s, v13.s[3]
- OP_ri v31.4s, v6.4s, v13.s[3]
- OP_ir v31.4s, v7.4s, v12.s[3]
- .endm
-
- .macro KERNEL8x4_SUB
- ld2 {v8.4s, v9.4s}, [pB]
- add pB, pB, #32
- ld2 {v0.4s, v1.4s}, [pA]
- add pA, pA, #32
-
- OP_rr v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- OP_ri v17.4s, v0.4s, v9.s[0]
- OP_ir v17.4s, v1.4s, v8.s[0]
-
- OP_rr v20.4s, v0.4s, v8.s[1]
- OP_ii v20.4s, v1.4s, v9.s[1]
- OP_ri v21.4s, v0.4s, v9.s[1]
- OP_ir v21.4s, v1.4s, v8.s[1]
-
- ld2 {v2.4s, v3.4s}, [ppA]
- add ppA, ppA, #32
-
- OP_rr v24.4s, v0.4s, v8.s[2]
- OP_ii v24.4s, v1.4s, v9.s[2]
- OP_ri v25.4s, v0.4s, v9.s[2]
- OP_ir v25.4s, v1.4s, v8.s[2]
-
- OP_rr v28.4s, v0.4s, v8.s[3]
- OP_ii v28.4s, v1.4s, v9.s[3]
- OP_ri v29.4s, v0.4s, v9.s[3]
- OP_ir v29.4s, v1.4s, v8.s[3]
-
- OP_rr v18.4s, v2.4s, v8.s[0]
- OP_ii v18.4s, v3.4s, v9.s[0]
- OP_ri v19.4s, v2.4s, v9.s[0]
- OP_ir v19.4s, v3.4s, v8.s[0]
-
- OP_rr v22.4s, v2.4s, v8.s[1]
- OP_ii v22.4s, v3.4s, v9.s[1]
- OP_ri v23.4s, v2.4s, v9.s[1]
- OP_ir v23.4s, v3.4s, v8.s[1]
-
- OP_rr v26.4s, v2.4s, v8.s[2]
- OP_ii v26.4s, v3.4s, v9.s[2]
- OP_ri v27.4s, v2.4s, v9.s[2]
- OP_ir v27.4s, v3.4s, v8.s[2]
-
- OP_rr v30.4s, v2.4s, v8.s[3]
- OP_ii v30.4s, v3.4s, v9.s[3]
- OP_ri v31.4s, v2.4s, v9.s[3]
- OP_ir v31.4s, v3.4s, v8.s[3]
- .endm
-
- .macro SAVE8x4
- mov pCRow1, pCRow0
-
- add pCRow2, pCRow1, #32
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v16.4s, alphaV0_R
- fmls v0.4s, v17.4s, alphaV0_I
- fmla v1.4s, v16.4s, alphaV1_I
- fmla v1.4s, v17.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v2.4s, v3.4s}, [pCRow2]
- fmla v2.4s, v18.4s, alphaV0_R
- fmls v2.4s, v19.4s, alphaV0_I
- fmla v3.4s, v18.4s, alphaV1_I
- fmla v3.4s, v19.4s, alphaV1_R
- st2 {v2.4s, v3.4s}, [pCRow2]
-
- add pCRow2, pCRow1, #32
-
- ld2 {v4.4s, v5.4s}, [pCRow1]
- fmla v4.4s, v20.4s, alphaV0_R
- fmls v4.4s, v21.4s, alphaV0_I
- fmla v5.4s, v20.4s, alphaV1_I
- fmla v5.4s, v21.4s, alphaV1_R
- st2 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v6.4s, v7.4s}, [pCRow2]
- fmla v6.4s, v22.4s, alphaV0_R
- fmls v6.4s, v23.4s, alphaV0_I
- fmla v7.4s, v22.4s, alphaV1_I
- fmla v7.4s, v23.4s, alphaV1_R
- st2 {v6.4s, v7.4s}, [pCRow2]
-
- add pCRow2, pCRow1, #32
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v24.4s, alphaV0_R
- fmls v0.4s, v25.4s, alphaV0_I
- fmla v1.4s, v24.4s, alphaV1_I
- fmla v1.4s, v25.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v2.4s, v3.4s}, [pCRow2]
- fmla v2.4s, v26.4s, alphaV0_R
- fmls v2.4s, v27.4s, alphaV0_I
- fmla v3.4s, v26.4s, alphaV1_I
- fmla v3.4s, v27.4s, alphaV1_R
- st2 {v2.4s, v3.4s}, [pCRow2]
-
- add pCRow2, pCRow1, #32
-
- ld2 {v4.4s, v5.4s}, [pCRow1]
- fmla v4.4s, v28.4s, alphaV0_R
- fmls v4.4s, v29.4s, alphaV0_I
- fmla v5.4s, v28.4s, alphaV1_I
- fmla v5.4s, v29.4s, alphaV1_R
- st2 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v6.4s, v7.4s}, [pCRow2]
- fmla v6.4s, v30.4s, alphaV0_R
- fmls v6.4s, v31.4s, alphaV0_I
- fmla v7.4s, v30.4s, alphaV1_I
- fmla v7.4s, v31.4s, alphaV1_R
- st2 {v6.4s, v7.4s}, [pCRow2]
-
- add pCRow0, pCRow0, #64
- .endm
-
- /******************************************************************************/
-
- .macro INIT4x4
- fmov s16, wzr
- fmov s17, s16
- fmov s20, s17
- fmov s21, s16
- fmov s24, s17
- fmov s25, s16
- fmov s28, s17
- fmov s29, s16
- .endm
-
- .macro KERNEL4x4_SUB
- ld2 {v8.4s, v9.4s}, [pB]
- add pB, pB, #32
- ld2 {v0.4s, v1.4s}, [pA]
- add pA, pA, #32
-
- OP_rr v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- OP_ri v17.4s, v0.4s, v9.s[0]
- OP_ir v17.4s, v1.4s, v8.s[0]
-
- OP_rr v20.4s, v0.4s, v8.s[1]
- OP_ii v20.4s, v1.4s, v9.s[1]
- OP_ri v21.4s, v0.4s, v9.s[1]
- OP_ir v21.4s, v1.4s, v8.s[1]
-
- OP_rr v24.4s, v0.4s, v8.s[2]
- OP_ii v24.4s, v1.4s, v9.s[2]
- OP_ri v25.4s, v0.4s, v9.s[2]
- OP_ir v25.4s, v1.4s, v8.s[2]
-
- OP_rr v28.4s, v0.4s, v8.s[3]
- OP_ii v28.4s, v1.4s, v9.s[3]
- OP_ri v29.4s, v0.4s, v9.s[3]
- OP_ir v29.4s, v1.4s, v8.s[3]
- .endm
-
- .macro SAVE4x4
- mov pCRow1, pCRow0
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v16.4s, alphaV0_R
- fmls v0.4s, v17.4s, alphaV0_I
- fmla v1.4s, v16.4s, alphaV1_I
- fmla v1.4s, v17.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.4s, v5.4s}, [pCRow1]
- fmla v4.4s, v20.4s, alphaV0_R
- fmls v4.4s, v21.4s, alphaV0_I
- fmla v5.4s, v20.4s, alphaV1_I
- fmla v5.4s, v21.4s, alphaV1_R
- st2 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v24.4s, alphaV0_R
- fmls v0.4s, v25.4s, alphaV0_I
- fmla v1.4s, v24.4s, alphaV1_I
- fmla v1.4s, v25.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.4s, v5.4s}, [pCRow1]
- fmla v4.4s, v28.4s, alphaV0_R
- fmls v4.4s, v29.4s, alphaV0_I
- fmla v5.4s, v28.4s, alphaV1_I
- fmla v5.4s, v29.4s, alphaV1_R
- st2 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x4
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, s16
- fmov s21, s17
- fmov s24, s16
- fmov s25, s17
- fmov s28, s16
- fmov s29, s17
- .endm
-
- .macro KERNEL2x4_SUB
- ld2 {v8.4s, v9.4s}, [pB]
- add pB, pB, #32
- ld2 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- OP_rr v16.2s, v0.2s, v8.s[0]
- OP_ii v16.2s, v1.2s, v9.s[0]
- OP_ri v17.2s, v0.2s, v9.s[0]
- OP_ir v17.2s, v1.2s, v8.s[0]
-
- OP_rr v20.2s, v0.2s, v8.s[1]
- OP_ii v20.2s, v1.2s, v9.s[1]
- OP_ri v21.2s, v0.2s, v9.s[1]
- OP_ir v21.2s, v1.2s, v8.s[1]
-
- OP_rr v24.2s, v0.2s, v8.s[2]
- OP_ii v24.2s, v1.2s, v9.s[2]
- OP_ri v25.2s, v0.2s, v9.s[2]
- OP_ir v25.2s, v1.2s, v8.s[2]
-
- OP_rr v28.2s, v0.2s, v8.s[3]
- OP_ii v28.2s, v1.2s, v9.s[3]
- OP_ri v29.2s, v0.2s, v9.s[3]
- OP_ir v29.2s, v1.2s, v8.s[3]
- .endm
-
- .macro SAVE2x4
- mov pCRow1, pCRow0
-
- ld2 {v0.2s, v1.2s}, [pCRow1]
- fmla v0.2s, v16.2s, alphaV0_R
- fmls v0.2s, v17.2s, alphaV0_I
- fmla v1.2s, v16.2s, alphaV1_I
- fmla v1.2s, v17.2s, alphaV1_R
- st2 {v0.2s, v1.2s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.2s, v5.2s}, [pCRow1]
- fmla v4.2s, v20.2s, alphaV0_R
- fmls v4.2s, v21.2s, alphaV0_I
- fmla v5.2s, v20.2s, alphaV1_I
- fmla v5.2s, v21.2s, alphaV1_R
- st2 {v4.2s, v5.2s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v0.2s, v1.2s}, [pCRow1]
- fmla v0.2s, v24.2s, alphaV0_R
- fmls v0.2s, v25.2s, alphaV0_I
- fmla v1.2s, v24.2s, alphaV1_I
- fmla v1.2s, v25.2s, alphaV1_R
- st2 {v0.2s, v1.2s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.2s, v5.2s}, [pCRow1]
- fmla v4.2s, v28.2s, alphaV0_R
- fmls v4.2s, v29.2s, alphaV0_I
- fmla v5.2s, v28.2s, alphaV1_I
- fmla v5.2s, v29.2s, alphaV1_R
- st2 {v4.2s, v5.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x4
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, s16
- fmov s21, s17
- fmov s24, s16
- fmov s25, s17
- fmov s28, s16
- fmov s29, s17
- .endm
-
- .macro KERNEL1x4_SUB
- ld2 {v8.4s, v9.4s}, [pB]
- add pB, pB, #32
- ld2 {v0.s, v1.s}[0], [pA]
- add pA, pA, #8
-
- OP_rr s16, s0, v8.s[0]
- OP_ii s16, s1, v9.s[0]
- OP_ri s17, s0, v9.s[0]
- OP_ir s17, s1, v8.s[0]
-
- OP_rr s20, s0, v8.s[1]
- OP_ii s20, s1, v9.s[1]
- OP_ri s21, s0, v9.s[1]
- OP_ir s21, s1, v8.s[1]
-
- OP_rr s24, s0, v8.s[2]
- OP_ii s24, s1, v9.s[2]
- OP_ri s25, s0, v9.s[2]
- OP_ir s25, s1, v8.s[2]
-
- OP_rr s28, s0, v8.s[3]
- OP_ii s28, s1, v9.s[3]
- OP_ri s29, s0, v9.s[3]
- OP_ir s29, s1, v8.s[3]
- .endm
-
- .macro SAVE1x4
- mov pCRow1, pCRow0
-
- ld2 {v0.s, v1.s}[0], [pCRow1]
- fmla s0, s16, alphaV0_R
- fmls s0, s17, alphaV0_I
- fmla s1, s16, alphaV1_I
- fmla s1, s17, alphaV1_R
- st2 {v0.s, v1.s}[0], [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.s, v5.s}[0], [pCRow1]
- fmla s4, s20, alphaV0_R
- fmls s4, s21, alphaV0_I
- fmla s5, s20, alphaV1_I
- fmla s5, s21, alphaV1_R
- st2 {v4.s, v5.s}[0], [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v0.s, v1.s}[0], [pCRow1]
- fmla s0, s24, alphaV0_R
- fmls s0, s25, alphaV0_I
- fmla s1, s24, alphaV1_I
- fmla s1, s25, alphaV1_R
- st2 {v0.s, v1.s}[0], [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.s, v5.s}[0], [pCRow1]
- fmla s4, s28, alphaV0_R
- fmls s4, s29, alphaV0_I
- fmla s5, s28, alphaV1_I
- fmla s5, s29, alphaV1_R
- st2 {v4.s, v5.s}[0], [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT4x2
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, s16
- fmov s21, s17
- .endm
-
- .macro KERNEL4x2_SUB
- ld2 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld2 {v0.4s, v1.4s}, [pA]
- add pA, pA, #32
-
- OP_rr v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- OP_ri v17.4s, v0.4s, v9.s[0]
- OP_ir v17.4s, v1.4s, v8.s[0]
-
- OP_rr v20.4s, v0.4s, v8.s[1]
- OP_ii v20.4s, v1.4s, v9.s[1]
- OP_ri v21.4s, v0.4s, v9.s[1]
- OP_ir v21.4s, v1.4s, v8.s[1]
- .endm
-
- .macro SAVE4x2
- mov pCRow1, pCRow0
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v16.4s, alphaV0_R
- fmls v0.4s, v17.4s, alphaV0_I
- fmla v1.4s, v16.4s, alphaV1_I
- fmla v1.4s, v17.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.4s, v5.4s}, [pCRow1]
- fmla v4.4s, v20.4s, alphaV0_R
- fmls v4.4s, v21.4s, alphaV0_I
- fmla v5.4s, v20.4s, alphaV1_I
- fmla v5.4s, v21.4s, alphaV1_R
- st2 {v4.4s, v5.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x2
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, s16
- fmov s21, s17
- .endm
-
- .macro KERNEL2x2_SUB
- ld2 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld2 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- OP_rr v16.2s, v0.2s, v8.s[0]
- OP_ii v16.2s, v1.2s, v9.s[0]
- OP_ri v17.2s, v0.2s, v9.s[0]
- OP_ir v17.2s, v1.2s, v8.s[0]
-
- OP_rr v20.2s, v0.2s, v8.s[1]
- OP_ii v20.2s, v1.2s, v9.s[1]
- OP_ri v21.2s, v0.2s, v9.s[1]
- OP_ir v21.2s, v1.2s, v8.s[1]
- .endm
-
- .macro SAVE2x2
- mov pCRow1, pCRow0
-
- ld2 {v0.2s, v1.2s}, [pCRow1]
- fmla v0.2s, v16.2s, alphaV0_R
- fmls v0.2s, v17.2s, alphaV0_I
- fmla v1.2s, v16.2s, alphaV1_I
- fmla v1.2s, v17.2s, alphaV1_R
- st2 {v0.2s, v1.2s}, [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.2s, v5.2s}, [pCRow1]
- fmla v4.2s, v20.2s, alphaV0_R
- fmls v4.2s, v21.2s, alphaV0_I
- fmla v5.2s, v20.2s, alphaV1_I
- fmla v5.2s, v21.2s, alphaV1_R
- st2 {v4.2s, v5.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x2
- fmov s16, wzr
- fmov s17, wzr
- fmov s20, wzr
- fmov s21, wzr
- .endm
-
- .macro KERNEL1x2_SUB
- ld2 {v8.2s, v9.2s}, [pB]
- add pB, pB, #16
- ld2 {v0.s, v1.s}[0], [pA]
- add pA, pA, #8
-
- OP_rr s16, s0, v8.s[0]
- OP_ii s16, s1, v9.s[0]
- OP_ri s17, s0, v9.s[0]
- OP_ir s17, s1, v8.s[0]
-
- OP_rr s20, s0, v8.s[1]
- OP_ii s20, s1, v9.s[1]
- OP_ri s21, s0, v9.s[1]
- OP_ir s21, s1, v8.s[1]
- .endm
-
- .macro SAVE1x2
- mov pCRow1, pCRow0
-
- ld2 {v0.s, v1.s}[0], [pCRow1]
- fmla s0, s16, alphaV0_R
- fmls s0, s17, alphaV0_I
- fmla s1, s16, alphaV1_I
- fmla s1, s17, alphaV1_R
- st2 {v0.s, v1.s}[0], [pCRow1]
-
- add pCRow1, pCRow1, LDC
-
- ld2 {v4.s, v5.s}[0], [pCRow1]
- fmla s4, s20, alphaV0_R
- fmls s4, s21, alphaV0_I
- fmla s5, s20, alphaV1_I
- fmla s5, s21, alphaV1_R
- st2 {v4.s, v5.s}[0], [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /******************************************************************************/
-
- .macro INIT4x1
- fmov s16, wzr
- fmov s17, s16
- .endm
-
- .macro KERNEL4x1_SUB
- ld2 {v8.s, v9.s}[0], [pB]
- add pB, pB, #8
- ld2 {v0.4s, v1.4s}, [pA]
- add pA, pA, #32
-
- OP_rr v16.4s, v0.4s, v8.s[0]
- OP_ii v16.4s, v1.4s, v9.s[0]
- OP_ri v17.4s, v0.4s, v9.s[0]
- OP_ir v17.4s, v1.4s, v8.s[0]
- .endm
-
- .macro SAVE4x1
- mov pCRow1, pCRow0
-
- ld2 {v0.4s, v1.4s}, [pCRow1]
- fmla v0.4s, v16.4s, alphaV0_R
- fmls v0.4s, v17.4s, alphaV0_I
- fmla v1.4s, v16.4s, alphaV1_I
- fmla v1.4s, v17.4s, alphaV1_R
- st2 {v0.4s, v1.4s}, [pCRow1]
-
- add pCRow0, pCRow0, #32
- .endm
-
- /******************************************************************************/
-
- .macro INIT2x1
- fmov s16, wzr
- fmov s17, wzr
- .endm
-
- .macro KERNEL2x1_SUB
- ld2 {v8.s, v9.s}[0], [pB]
- add pB, pB, #8
- ld2 {v0.2s, v1.2s}, [pA]
- add pA, pA, #16
-
- OP_rr v16.2s, v0.2s, v8.s[0]
- OP_ii v16.2s, v1.2s, v9.s[0]
- OP_ri v17.2s, v0.2s, v9.s[0]
- OP_ir v17.2s, v1.2s, v8.s[0]
- .endm
-
- .macro SAVE2x1
- mov pCRow1, pCRow0
-
- ld2 {v0.2s, v1.2s}, [pCRow1]
- fmla v0.2s, v16.2s, alphaV0_R
- fmls v0.2s, v17.2s, alphaV0_I
- fmla v1.2s, v16.2s, alphaV1_I
- fmla v1.2s, v17.2s, alphaV1_R
- st2 {v0.2s, v1.2s}, [pCRow1]
-
- add pCRow0, pCRow0, #16
-
- .endm
-
- /******************************************************************************/
-
- .macro INIT1x1
- fmov s16, wzr
- fmov s17, wzr
- .endm
-
- .macro KERNEL1x1_SUB
- ld2 {v8.s, v9.s}[0], [pB]
- add pB, pB, #8
- ld2 {v0.s, v1.s}[0], [pA]
- add pA, pA, #8
-
- OP_rr s16, s0, v8.s[0]
- OP_ii s16, s1, v9.s[0]
- OP_ri s17, s0, v9.s[0]
- OP_ir s17, s1, v8.s[0]
- .endm
-
- .macro SAVE1x1
- mov pCRow1, pCRow0
-
- ld2 {v0.s, v1.s}[0], [pCRow1]
- fmla s0, s16, alphaV0_R
- fmls s0, s17, alphaV0_I
- fmla s1, s16, alphaV1_I
- fmla s1, s17, alphaV1_R
- st2 {v0.s, v1.s}[0], [pCRow1]
-
- add pCRow0, pCRow0, #8
- .endm
-
- /*******************************************************************************
- * End of macro definitions
- *******************************************************************************/
-
- PROLOGUE
-
- .align 5
- add sp, sp, #-(11 * 16)
- stp d8, d9, [sp, #(0 * 16)]
- stp d10, d11, [sp, #(1 * 16)]
- stp d12, d13, [sp, #(2 * 16)]
- stp d14, d15, [sp, #(3 * 16)]
- stp d16, d17, [sp, #(4 * 16)]
- stp x18, x19, [sp, #(5 * 16)]
- stp x20, x21, [sp, #(6 * 16)]
- stp x22, x23, [sp, #(7 * 16)]
- stp x24, x25, [sp, #(8 * 16)]
- stp x26, x27, [sp, #(9 * 16)]
- str x28, [sp, #(10 * 16)]
-
- fmov alpha0_R, s0
- fmov alpha0_I, s1
- fmov alpha1_R, s0
- fmov alpha1_I, s1
-
- lsl LDC, LDC, #3 // ldc = ldc * 8
-
- mov pB, origPB
-
- mov counterJ, origN
- asr counterJ, counterJ, #2 // J = J / 4
- cmp counterJ, #0
- ble cgemm_kernel_L2_BEGIN
-
- /******************************************************************************/
-
- cgemm_kernel_L4_BEGIN:
- mov pCRow0, pC // pCRow0 = C
- add pC, pC, LDC, lsl #2
-
- lsl temp, origK, #5 // k * 4 * 8
- mov pA, origPA // pA = start of A array
- add ppA, temp, pA
-
- cgemm_kernel_L4_M8_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #3 // counterI = counterI / 8
- cmp counterI, #0
- ble cgemm_kernel_L4_M4_BEGIN
-
- cgemm_kernel_L4_M8_20:
-
- mov pB, origPB
- asr counterL , origK, #1 // L = K / 2
- cmp counterL , #2 // is there at least 4 to do?
- blt cgemm_kernel_L4_M8_32
-
- KERNEL8x4_I // do one in the K
- KERNEL8x4_M2 // do another in the K
-
- subs counterL, counterL, #2 // subtract 2
- ble cgemm_kernel_L4_M8_22a
- .align 5
-
- cgemm_kernel_L4_M8_22:
-
- KERNEL8x4_M1
- KERNEL8x4_M2
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M8_22
-
-
- cgemm_kernel_L4_M8_22a:
-
- KERNEL8x4_M1
- KERNEL8x4_E
-
- b cgemm_kernel_L4_M8_44
-
- cgemm_kernel_L4_M8_32:
-
- tst counterL, #1
- ble cgemm_kernel_L4_M8_40
-
- KERNEL8x4_I
- KERNEL8x4_E
-
- b cgemm_kernel_L4_M8_44
-
-
- cgemm_kernel_L4_M8_40:
-
- INIT8x4
-
- cgemm_kernel_L4_M8_44:
-
- ands counterL , origK, #1
- ble cgemm_kernel_L4_M8_100
-
- cgemm_kernel_L4_M8_46:
- KERNEL8x4_SUB
-
- cgemm_kernel_L4_M8_100:
-
- SAVE8x4
-
- cgemm_kernel_L4_M8_END:
- lsl temp, origK, #5 // k * 4 * 8
- add pA, pA, temp
- add ppA, ppA, temp
- subs counterI, counterI, #1
- bne cgemm_kernel_L4_M8_20
-
-
- cgemm_kernel_L4_M4_BEGIN:
- mov counterI, origM
- tst counterI , #7
- ble cgemm_kernel_L4_END
-
- tst counterI, #4
- ble cgemm_kernel_L4_M2_BEGIN
-
- cgemm_kernel_L4_M4_20:
-
- INIT4x4
-
- mov pB, origPB
- asr counterL, origK, #3 // counterL = counterL / 8
- cmp counterL, #0
- ble cgemm_kernel_L4_M4_40
-
- cgemm_kernel_L4_M4_22:
-
- KERNEL4x4_SUB
- KERNEL4x4_SUB
- KERNEL4x4_SUB
- KERNEL4x4_SUB
-
- KERNEL4x4_SUB
- KERNEL4x4_SUB
- KERNEL4x4_SUB
- KERNEL4x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M4_22
-
-
- cgemm_kernel_L4_M4_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L4_M4_100
-
- cgemm_kernel_L4_M4_42:
-
- KERNEL4x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M4_42
-
- cgemm_kernel_L4_M4_100:
-
- SAVE4x4
-
- cgemm_kernel_L4_M4_END:
-
-
- cgemm_kernel_L4_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble cgemm_kernel_L4_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble cgemm_kernel_L4_M1_BEGIN
-
- cgemm_kernel_L4_M2_20:
-
- INIT2x4
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble cgemm_kernel_L4_M2_40
-
- cgemm_kernel_L4_M2_22:
-
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
-
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
- KERNEL2x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M2_22
-
-
- cgemm_kernel_L4_M2_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L4_M2_100
-
- cgemm_kernel_L4_M2_42:
-
- KERNEL2x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M2_42
-
- cgemm_kernel_L4_M2_100:
-
- SAVE2x4
-
- cgemm_kernel_L4_M2_END:
-
-
- cgemm_kernel_L4_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble cgemm_kernel_L4_END
-
- cgemm_kernel_L4_M1_20:
-
- INIT1x4
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble cgemm_kernel_L4_M1_40
-
- cgemm_kernel_L4_M1_22:
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
-
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
- KERNEL1x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M1_22
-
-
- cgemm_kernel_L4_M1_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L4_M1_100
-
- cgemm_kernel_L4_M1_42:
-
- KERNEL1x4_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L4_M1_42
-
- cgemm_kernel_L4_M1_100:
-
- SAVE1x4
-
-
- cgemm_kernel_L4_END:
-
- lsl temp, origK, #5
- add origPB, origPB, temp // B = B + K * 4 * 8
-
- subs counterJ, counterJ , #1 // j--
- bgt cgemm_kernel_L4_BEGIN
-
-
- /******************************************************************************/
-
- cgemm_kernel_L2_BEGIN: // less than 2 left in N direction
-
- mov counterJ , origN
- tst counterJ , #3
- ble cgemm_kernel_L999 // error, N was less than 4?
-
- tst counterJ , #2
- ble cgemm_kernel_L1_BEGIN
-
- mov pCRow0, pC // pCRow0 = pC
-
- add pC,pC,LDC, lsl #1
-
- mov pA, origPA // pA = A
-
-
-
- cgemm_kernel_L2_M4_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #2 // counterI = counterI / 4
- cmp counterI,#0
- ble cgemm_kernel_L2_M2_BEGIN
-
- cgemm_kernel_L2_M4_20:
-
- INIT4x2
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL,#0
- ble cgemm_kernel_L2_M4_40
- .align 5
-
- cgemm_kernel_L2_M4_22:
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
-
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
- KERNEL4x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M4_22
-
-
- cgemm_kernel_L2_M4_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L2_M4_100
-
- cgemm_kernel_L2_M4_42:
-
- KERNEL4x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M4_42
-
- cgemm_kernel_L2_M4_100:
-
- SAVE4x2
-
- cgemm_kernel_L2_M4_END:
-
- subs counterI, counterI, #1
- bgt cgemm_kernel_L2_M4_20
-
-
- cgemm_kernel_L2_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble cgemm_kernel_L2_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble cgemm_kernel_L2_M1_BEGIN
-
- cgemm_kernel_L2_M2_20:
-
- INIT2x2
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL,#0
- ble cgemm_kernel_L2_M2_40
-
- cgemm_kernel_L2_M2_22:
-
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
-
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
- KERNEL2x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M2_22
-
-
- cgemm_kernel_L2_M2_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L2_M2_100
-
- cgemm_kernel_L2_M2_42:
-
- KERNEL2x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M2_42
-
- cgemm_kernel_L2_M2_100:
-
- SAVE2x2
-
- cgemm_kernel_L2_M2_END:
-
-
- cgemm_kernel_L2_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble cgemm_kernel_L2_END
-
- cgemm_kernel_L2_M1_20:
-
- INIT1x2
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL, #0
- ble cgemm_kernel_L2_M1_40
-
- cgemm_kernel_L2_M1_22:
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
-
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
- KERNEL1x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M1_22
-
-
- cgemm_kernel_L2_M1_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L2_M1_100
-
- cgemm_kernel_L2_M1_42:
-
- KERNEL1x2_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L2_M1_42
-
- cgemm_kernel_L2_M1_100:
-
- SAVE1x2
-
-
- cgemm_kernel_L2_END:
- add origPB, origPB, origK, lsl #4 // B = B + K * 2 * 8
-
- /******************************************************************************/
-
- cgemm_kernel_L1_BEGIN:
-
- mov counterJ , origN
- tst counterJ , #1
- ble cgemm_kernel_L999 // done
-
-
- mov pCRow0, pC // pCRow0 = C
- add pC , pC , LDC // Update pC to point to next
-
- mov pA, origPA // pA = A
-
-
-
- cgemm_kernel_L1_M4_BEGIN:
-
- mov counterI, origM
- asr counterI, counterI, #2 // counterI = counterI / 4
- cmp counterI, #0
- ble cgemm_kernel_L1_M2_BEGIN
-
- cgemm_kernel_L1_M4_20:
-
- INIT4x1
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble cgemm_kernel_L1_M4_40
- .align 5
-
- cgemm_kernel_L1_M4_22:
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
-
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
- KERNEL4x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M4_22
-
-
- cgemm_kernel_L1_M4_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L1_M4_100
-
- cgemm_kernel_L1_M4_42:
-
- KERNEL4x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M4_42
-
- cgemm_kernel_L1_M4_100:
-
- SAVE4x1
-
- cgemm_kernel_L1_M4_END:
-
- subs counterI, counterI, #1
- bgt cgemm_kernel_L1_M4_20
-
-
- cgemm_kernel_L1_M2_BEGIN:
-
- mov counterI, origM
- tst counterI , #3
- ble cgemm_kernel_L1_END
-
- tst counterI, #2 // counterI = counterI / 2
- ble cgemm_kernel_L1_M1_BEGIN
-
- cgemm_kernel_L1_M2_20:
-
- INIT2x1
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble cgemm_kernel_L1_M2_40
-
- cgemm_kernel_L1_M2_22:
-
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
-
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
- KERNEL2x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M2_22
-
-
- cgemm_kernel_L1_M2_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L1_M2_100
-
- cgemm_kernel_L1_M2_42:
-
- KERNEL2x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M2_42
-
- cgemm_kernel_L1_M2_100:
-
- SAVE2x1
-
- cgemm_kernel_L1_M2_END:
-
-
- cgemm_kernel_L1_M1_BEGIN:
-
- tst counterI, #1 // counterI = counterI % 2
- ble cgemm_kernel_L1_END
-
- cgemm_kernel_L1_M1_20:
-
- INIT1x1
-
- mov pB, origPB
- asr counterL , origK, #3 // counterL = counterL / 8
- cmp counterL , #0
- ble cgemm_kernel_L1_M1_40
-
- cgemm_kernel_L1_M1_22:
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
-
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
- KERNEL1x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M1_22
-
-
- cgemm_kernel_L1_M1_40:
-
- ands counterL , origK, #7 // counterL = counterL % 8
- ble cgemm_kernel_L1_M1_100
-
- cgemm_kernel_L1_M1_42:
-
- KERNEL1x1_SUB
-
- subs counterL, counterL, #1
- bgt cgemm_kernel_L1_M1_42
-
- cgemm_kernel_L1_M1_100:
-
- SAVE1x1
-
-
- cgemm_kernel_L1_END:
-
-
- cgemm_kernel_L999:
- mov x0, #0 // set return value
- ldp d8, d9, [sp, #(0 * 16)]
- ldp d10, d11, [sp, #(1 * 16)]
- ldp d12, d13, [sp, #(2 * 16)]
- ldp d14, d15, [sp, #(3 * 16)]
- ldp d16, d17, [sp, #(4 * 16)]
- ldp x18, x19, [sp, #(5 * 16)]
- ldp x20, x21, [sp, #(6 * 16)]
- ldp x22, x23, [sp, #(7 * 16)]
- ldp x24, x25, [sp, #(8 * 16)]
- ldp x26, x27, [sp, #(9 * 16)]
- ldr x28, [sp, #(10 * 16)]
- add sp, sp, #(11*16)
- ret
-
- EPILOGUE
-
|